MULTIPROCESSING SUPPORT FOR THE STD BUS
PARALLEL INTERFACES BOOST WINCHESTER ACCESS TIME
ELECTRONIC IMAGING '85 SHOW PREVIEW

TOOLS TO SUPPORT 100,000-GATE DESIGNS
Before you say, "It can’t be done," check out these stories.

You may be surprised.

Gould’s powerful IP8000 image processor is changing imaging improbabilities to startling realities with high-resolution answers for a world of applications.

ESL explores better data integration with IP8000.

Patrick Hu, ESL product manager, commented, “Gould’s IP8000 is perfect-fit hardware for our IDIMS digital data integration system. With the IP8000 as the IDIMS display, we can now offer the most advanced interactive digital image manipulation system available world-wide.”

McDonnell Douglas improves flight simulation training with IP8000.

“Real time image processing is crucial to our radar display simulator,” says Dennis Gawera, McDonnell Douglas systems manager. “Gould was the only company that could give us the custom line rates we needed to interface with flight hardware.”

Johns Hopkins detects cell changes in early cancer with IP8000.

Quantitative Cytopathology Laboratories chief, Norman J. Pressman, Ph.D., states, “…aided by the IP8000 processor, qualitative visual interpretation of cell and tissue patterns is taking a powerful stride forward in early cancer detection and diagnosis. And earlier treatment, of course, means the opportunity to save more lives.”

Gould provides full system support.

Complete support is available for the IP8000 System including Gould’s Library of Image Processing Software (LIPS). Support also includes full installation, documentation, user training, and on going field maintenance. For more information contact:

Gould Inc., Imaging and Graphics Division
46360 Fremont Boulevard, Fremont, CA 94538 USA
Telephone (415) 498-3300 • TWX (910) 338-756

European Headquarters
Tegernseer Landstrasse 161, D-8000 Munchen 90, West Germany
Telephone (089) 6-92-79-06 Telex 5216078-GOUI D

Simulated experimental high-resolution radar display.
Datacube presents

MaxVideo™

The most powerful family of video image processors.
Choose modules that match your real-time image
processing requirements.
MAXbus™, the video interconnect standard, gives you
flexibility to expand your MaxVideo system.
Write or call today.
Force's "NO WAIT STATE"—OF—THE—ART CPU-4 features the 68010 at 12.5MHz with 128KBytes of SRAM for your high speed applications.

Proven speed superior in benchmarks, the CPU-4 is ideal for high performance VMEbus applications. In fact, the "NO WAIT STATE" CPU-4 holds its own against 68020 CPU products operating with several wait states!

Addition of the CPU-4 to Force's distinguished product family, designed and manufactured with years of VMEbus board engineering and production experience, assures you of a reliable, available, high performance CPU. CPU products available include:

**CPU-1**
- The World's most popular and universal VMEbus CPU featuring 8/10MHz 68000, 128/512KBytes DRAM, 3 serial ports, RTC, and more. Over 6000 sold worldwide.

**CPU-2**
- A highly versatile CPU incorporating the 8/10MHz 68010 with true "Dual Ported RAM" from 128KBytes up to 1MByte, multi protocol communications controller, floppy disk controller, PIT, and RTC.

**CPU-3**
- The World's first UNIX® VMEbus board incorporating the 68010 CPU, 68451 MMU, and 68450 DMAC, 4 level bus arbiter, and serial I/O on one double Eurocard, 32 or 128K Bytes, zero wait state, SRAM CACHE mode operation

**CPU-4**
- Additional features to those already mentioned include, a 68450 DMAC, 1 serial port, 2 parallel ports, RTC, and a floppy disk controller option.

**NEW PRODUCT ADDITIONS**

**DRAM-E3M1+E3S3**
- The 1MByte DRAM master operates stand-alone or with multiple 3MByte slaves offering optimum performance in 32 bit data/32 bit address, Byte parity check environments. Typical access time is 65ns (write) and 240ns (read) with parity generation.

**CMC-1**
- As an intelligent monochrome or color controller for raster scan terminals, this stand-alone VMEbus board offers interfaces for keyboard, lightpen, 2 serial ports and 1 Centronics parallel port.

**ASCU-1/2**
- This new breed of high performance advanced system controller handles all exception signals on the VMEbus and contains powerful I/O devices such as a serial interface, Centronics parallel interface, 4 level bus arbiter, RTC, and GPIB interface (ASCU-2).

**If the VMEbus boards you purchase aren't designed and manufactured by FORCE, chances are they aren't "NO WAIT STATE"—OF—THE—ART.**

Call Force Computers today, the VMEbus specialist!

*Unix is a registered trademark of AT&T
TECHNOLOGY TRENDS

15 Software / CAE Techniques Migrate To Software Engineering

17 Systems / UNIX And 68020 Team Up On CPU Designs

19 Imaging / Image Processing Tools For Personal Computers

21 Communications / ISDN Promise Emerges With Silicon, Standards

23 Design Tools / Analog And Digital Accelerators Speed Simulation • Personal Computers Mate With Analyzers For Increased Flexibility

29 ICs / Reducing The IBM PC/AT To A Chip Set

11 Editor's Comment

13 Hotline

89 New Product Focus

93 New Products

108 Advertiser Index

ON THE COVER

Silicon compilers dramatically reduce the time and training necessary to design complex, application-specific integrated circuits. The Concorde VLSI Compiler from Seattle Silicon offers a broad choice of digital and analog compilers to automate the design of CMOS chips. The compiler is currently integrated into CAE software on workstations from Valid Logic Systems, Tektronix CAE Systems and Mentor Graphics.
Silicon compilation ushers in the next era in system design.

TABLE OF CONTENTS

FEATURES

DESIGN TECHNOLOGY

30 Managing The VLSI Explosion With Silicon Compilation
by Ronald Collett
Over the next three years, as higher integration levels form the foundation of system design, the magnitude of the VLSI problem will become apparent. This will necessitate the use of silicon compilers.

43 Part 2: Erasable Programmable Logic Devices Implement A Variety Of Functions
by Clive McCarthy
Aided by personal computer design and a versatile structure, EPLDs offer a straightforward answer to many design requirements.

ELECTRONIC IMAGING

50 Electronic Imaging '85: Digitizing The World
by Andrew Wilson
The second international Electronic Imaging show, to be held October 8-10 in Boston, will feature products ranging from image capture devices, image processors to image displays. At the same time, the Electronic Imaging conference will discuss the latest developments in imaging technology.

57 Preprogrammed Algorithms Ease Development of Imaging Software
by William Smith
By using preprogrammed algorithms instead of writing original code for complex mathematical functions, engineers working in an applications development environment can concentrate on problem solving and be more productive.

SYSTEMS ARCHITECTURE

60 Options Increase For Effective Use of High-Performance Winchesters
by Julie Pingry
Combined with IPI-2, IPI-3 or enhanced SMD interfaces, sophisticated disk technology may now be put to full use; but testing, design for the application, controller choices and software drivers are still key.

71 16-Bit Multiprocessing STD Bus Challenges High-End Solutions
by Dave Wilson
Through the support of 16-bit processors and multimaster support, the STD will continue to hold the low-end processor control market and will grow into the low-end minicomputer market.

SEMICONDUCTOR TECHNOLOGY

79 Microcontroller Eases I/O Processing Burden
by Sunil Baliga, Gregory Goodhue and Jesse Jenkins
As power increases in personal computers, greater burden is put on the main system microprocessor. The 8x401, implemented as an I/O processor, can help relieve some of this increased burden on host processors, improving overall system performance as well as price/performance ratio.
If you are developing image processing techniques, then you should know about Vista-IPS™ for:

- remote sensing
- sonar
- industrial inspection
- data compression
- infra red
- X-ray

and many other applications.
...and the winner is **HITACHI**

for the newest technological advance in RGB color monitor history...

Our square cornered, 15", compact and affordable, hi-resolution flicker-free desk top...

**Model HM 4615**

HITACHI, the world leader in technology has done it again with the entirely new and innovative HM 4615 RGB Color Monitor.

New Hitachi gun and yoke technology brings a sharper focus and convergence to your picture; a new LSI for our Video Amplifier requires only one third the space of previous models making the HM 4615 extremely compact.

Square corners provide greater viewing area and 1024 x 800 hi-resolution is standard with 1280 x 1024 available as an option.

The Hitachi HM 4615 is economically priced, ideally suited for CAD-CAM and other desk top computer graphics systems. It carries worldwide approvals, including FCC, UL, CSA, and VDE.

*For more information contact Hitachi America Ltd.*

50 Prospect Avenue
Tarrytown, NY 10591-4698
(914) 332-5800

950 Elm Avenue
San Bruno, CA 94066
(415) 783-8400

Circle 12
VME Packaging—
The Hybricon Precedent

There's more...a lot more...than tough specifications behind Hybricon's VME/Eurocard packaging.

Hybricon approaches design objectives from a different perspective...the user's viewpoint. This focus has already provided users of our standard and custom Multibus, DEC and Versabus systems with a tangible competitive edge.

Hybricon's comprehensive VME/Eurocard line is made entirely in the U.S.A. Unique practical features are combined with Hybricon quality...quality that justifies our full five year warranty.

Send for full information on Hybricon VME packaging systems...you'll find that we've been listening to you.

Hybricon Gives You The Edge.

- Card cages (19" and custom) up to triple widths.
- Hybricon card cages accommodate all popular extractors.
- Fast and flexible custom design service.
- All popular card sizes in stock.
- All wire-wrap panels available in standard, high density, and new pin grid arrays.
- Sealed five-layer rigid backplanes.
- External power takeoffs for up to 50 amps.
- Hybricon interconnect boards allow backplane end stacking/coupling.

Hybricon
410 Great Road
Littleton, MA 01460
(617) 486-0311
TWX 710-347-0654

Circle 11

Digital Design is your forum—your inputs help keep the magazine interesting and vital to the design community. So let us know how we're doing and how we can serve you better in the future. We want to know what you like or dislike about Digital Design, the subjects you'd like to see us address, how you feel about the problems you face every day as design professionals.

If you have thoughts your peers should know about, put them in a letter in Digital Design. Have your say in your magazine! Send letters and comments to: Editor, Digital Design, 1050 Commonwealth Ave., Boston, MA 02215.
Panasonic Data Displays

And what's in back is a tightly designed chassis that offers you a range of compact displays to meet nearly any space limitations you set. You get the reduced circuit board area you want from compacts that also feature great reliability with minimal servicing.

Of course, our compacts don't sell on size alone. They offer exceptional performance along with accessible controls and uncomplicated installation. All at affordable prices.

And, to ensure quality control and long life, nearly every component is manufactured by our parent company, Matsushita Electric.

Whatever your requirements, we can meet them by offering:

- mid to super high resolution grades
- 5" to 17" monochrome and 9" to 19" color displays
- 15" and 17" monochrome page readers
- frame-mounted, fully enclosed cabinet or frameless kit
- active high voltage regulation on some models
- precision video circuits
- local engineering support

To find out more about what's behind our compact data displays, just call or write for our complete brochure. Panasonic Industrial Company, Computer Components Division, Data Display Department, One Panasonic Way, Secaucus, NJ 07094. (201) 392-4849.

Panasonic Industrial Company

It's what's in back that keeps us up front.

Panasonic
Talk about easy interfacing. You can take a ZETA 824 or ZETA 836 plotter and plug it into virtually any computer made.

What's more, you'll be ready to run because our plotters understand a variety of computer protocols. Select the model for your application then just plug in and plot.

In fact, we're a plug compatible replacement for many plotters from HP, CalComp and Tektronix. Some models of our plotter can even run directly from your IBM cluster controller. Now that's easy interfacing.

When it comes to your favorite application packages, you'll be on safe ground too. Packages such as CADAM, TechniCAD, Euclid, P-CAD, AutoCAD and many more.

The most productive plotter for the money.

You'll be getting the highest output plotters for the money with our new ZETA 824CS and ZETA 836CS. More finished plots. More productivity. Plus, these “D” and “E” format plotters let you run either single sheet or roll media.

Easy-to-use touch controls.

Your time is valuable. So we've made our touch controls simple - yet powerful. Set speed, pen pressure, liquid ink parameters, electronic limit sensing, windowing, scaling - all at the touch of a finger. Self-test and diagnostic plots too. Let us show you dozens of other time-saving operations in a brief demonstration.

Plotter specialists.

We've been designing hardware interfaces, plotting language emulators and high performance pen plotters for over 14 years. Nicolet also provides you with worldwide sales and service support.

Give us a call. See how easy it is to join the crowd.

Call (415) 372-7568.
Nicolet Computer Graphics Division, 777 Arnold Drive, Martinez, CA 94553
TWX 910-481-5951

Nicolet
Computer Graphics Division

CADAM is a trademark of CADAM, Inc.
TechniCAD is a trademark of Tektronix, Inc.
Euclid is a trademark of MATRA DATAVISION, Inc.
P-CAD is a trademark of Personal CAD Systems.
AutoCAD is a trademark of Autodesk, Inc.

Circle 18 on Reader Inquiry Card
EDITOR’S COMMENT

Open Systems Close Up

On the surface, the concept of an open systems architecture would appear to be the panacea that all board level manufacturers and systems integrators are looking for. But what exactly is an open systems architecture? My definition includes the following two points. First, the specifications for building to a particular system should be publicly available. Second, no license fee or royalties should be imposed on either manufacturers or end users to build a product to meet that specification.

Those companies that do not support these two points are committing marketing suicide by alienating both third party vendors who may actually widen a customer base anyway and, worse still, the OEM who may perceive that legal wrangling and letters from faceless lawyers are something that they would rather not deal with—opting for alternative solutions instead.

Open systems architectures are a good idea. They should, theoretically, allow a vendor to mix and match a variety of products to configure a system. Unfortunately, some open systems architectures may be only partially open. Or, they may start out open, then close. For example, take Pro-Log’s new multimaster scheme for the STD bus. A good idea, no doubt, but the scheme is patented and, at the time of writing, no other vendor can build product to the scheme. Good for Pro-Log. Bad for the systems integrator.

Intel also has created unnecessary paperwork by charging a one time fee for builders of Multibus I and II boards in order to protect their patent rights. It might be a good mechanism to find out where their competition is, but what other good does it do?

Digital Equipment Corp. recently entered the fray with a law suit against Emulex of Costa Mesa, CA. DEC seeks an injunction against further marketing, manufacturing, selling and distribution of Emulex’s disk controllers that use DEC’s MSCP (mass storage control protocol) or that plug into DEC’s SBI, CMI, Unibus and Q-Bus for its VAX, MicroVAX and PDP-11 computer systems. DEC claims that Emulex has infringed its patents and seeks treble damages.

In an open reply, Emulex chairman Fred Cox said that he believes that the industry will be chagrined by DEC’s intent to limit its competition in the add-on market by obtaining patents apparently intended for this specific purpose. I agree with Mr. Cox. Depriving OEMs of the opportunity to enhance their DEC systems with more cost-effective peripherals offered by other vendors is not in the best interests of anyone in the industry—even DEC.

Meanwhile, over in the VME camp, vendors and customers are having no such problems with license fees, letters from corporate lawyers or lawsuits. As a result, the VME vendors may be integrating all the way to the bank with a lot of their competitor’s business. One can only wish them the best of luck.

—Dave Wilson, Executive Editor
Now you can put together a system that's big enough to fit even the biggest ideas. Introducing the MM 1812 from Summagraphics.

This latest addition to our long line of digitizers has a full 18" x 12" active area to give architects, PCB designers and mechanical engineers all the room they need to construct large-scale plans. In fact, the 1812 can handle the A-3 size paper used by many European businesses.

All electronics on the 1812 are contained on a single-printed circuit grid to insure repeatable, reliable, precise performance. Electromagnetic technology provides the user with selectable resolution up to 1016 lines per inch. There's even a choice of three input devices. A four-button cursor, three-button "mouse-like" cursor, or the fingertip control offered by a new, high reliability stylus.

Plus, the 1812 is compatible with other Summagraphics RS-232-C Universal Input Output Format tablets like Summagrid," Supergrid " and Microgrid.""

Now you can be sure there'll be enough room to draw on, when you draw on the MM 1812. From Summagraphics. The first name in digitizers.


Summagraphics

Draw on our experience.

*Corporation

Summagrid, Supergrid and Microgrid are trademarks of Summagraphics Corporation.
GaAs DEVICES MOVE TO LSI-LEVELS OF INTEGRATION The last quarter of this year will find Gigabit Logic (Newbury Park, CA) introducing a 1 Kbit GaAs SRAM, and Vitesse Electronics (Camarillo, CA) announcing GaAs multipliers and A/D flash converters; Triquint Semiconductor (Beaverton, OR) plans to introduce a 500-2000 gate array family.

APOLLO OFFERS OPEN-ARCHITECTURE COMMUNICATIONS PROGRAM Apollo Computer (Chelmsford, MA) has announced a set of communications links to extend the DOMAIN system's resource sharing architecture. The links, available for IBM's SNA computers, IBM's personal computers (and hardware compatibles) and DEC's VAX computers, allow transparent access to data and resources from a DOMAIN system.

LARGE AREA, FLEXIBLE, 0.015" THICK LCD A flexible plastic LCD material has been introduced by Polaroid (Cambridge, MA). The lightweight, 0.015" thick material can be custom produced up to 16" wide and in virtually unlimited length for computer displays.

20,000-GATE GATE ARRAY IN 1.25-MICRON GEOMETRY Honeywell's Digital Product Center (Colorado Springs, CO) will market a 20,000-gate CMOS gate array. The part was developed by ETA Systems for the ETA-10 supercomputer, which is planned for delivery in 1986.

ALTERNATE SOURCE AGREEMENTS FOR ASICS Motorola (Phoenix, AZ) and NCR (Dayton, OH) have signed a co-development and alternate source agreement that includes both CMOS gate arrays and standard cells.

SIX-CHIP IMAGING SYSTEM Sharp Corp. (Paramus, NJ) has announced a complete color imaging system based on five ICs. Based on a 386 x 488 CCD, the four support chips include a color signal separator, clock generators and clock drivers which provide direct RGB output. Sony (Paramus, NJ) will also debut a single-chip color CCD sensor soon.

HIGH FIDELITY FRAME GRABBER Shintron (Cambridge, MA) has introduced a color 768 x 505 x 8-bit frame grabber for image processing. Features include a high 13.5 MHz sampling rate, in-built timebase correction and, later this year, a MicroVAX II interface.

DEVELOPMENT TOOLS FOR THE 80C51 Okl Semiconductor (Sunnyvale, CA) has introduced a set of development tools for the 80C51 intended for use on personal computers. A VAX version of the set will be available soon.

COLOR PALETTE AND CONVERTERS COMBINE ON VIDEO DAC Brooktree (San Diego, CA) has announced a triple 4-bit D/A converter with on-board RAM that operates at a conversion speed of 125 MHz. The BT451 features an on-board multiplexer.

WORLD'S LARGEST CCD AREA ARRAY IMAGER Tektronix (Beaverton, OR) has announced a 2048 x 2048 CCD area array designated the TK2048M with a dark current of 10 nA/cm² and a charge transfer efficiency of greater than 0.99999.

HARDWARE FOR INTERACTIVE WARPING Megavision (Santa Barbara, CA) has demonstrated the PDF processor for interactive warping on the 1024XM. The processor is an optional feature to the 1024 image processor which allows global and recursive computations to be offloaded from the 1024.
"It's easy to spot the difference between our IBM PC™-based frame grabber and the others."

High performance and affordable cost, just $1495 for a single plug-in board.

Unlike other video I/O systems, the new DT2803 provides real-time image capture capabilities, digitizing a 6-bit video field every 1/30 second. An on-board, memory-mapped, dual-ported frame store memory (256 × 256 × 8) makes it ideal for the IBM PC's 64K buffer size. And for real number crunching, the DT2803's external ports interface to high speed co-processors.

With our software package, VIDEOLAB™, the DT2803 is easy to use for image operations like averages, histograms, and convolutions.

So, if your application is manufacturing/automatic inspection, robotics, or medical research, our new high performance video I/O board will really open your eyes—at an unbeatable price.

Call (617) 481-3700

DATA TRANSLATION

World Headquarters: Data Translation, Inc., 100 Locke Dr., Marlboro, MA 01752 (617) 481-3700 Tlx 951 646.
European Headquarters: Data Translation, Ltd., 13 The Business Centre, Molly Millars Lane, Wokingham Berks, RG11 2QZ, England Tlx: 851849862 (#D)
In Canada: (416) 625-1907.

IBM PC is a registered trademark of IBM. VIDEOLAB is a registered trademark of Data Translation, Inc.

Call for our new 576 pg. catalog/handbook or see it in Gold Book 1985.
CAE Techniques Migrate To Software Engineering

Computer-aided engineering has become standard for hardware designers. But software engineers, for the most part, have not been able to take advantage of CAE. Conventional tools no longer provide effective support for developing complex systems, and the conventional process has become inefficient due to time-to-market concerns.

Several companies have manufactured software development systems, combining editors, compilers and debuggers into one package. For example, Promod's (Laguna Hills, CA) ProMod engineering environment operates independently of the target system and language. The environment aids structural analysis, system and program design by automatically creating program modules and checking high-level interface descriptions. It prepares documentation and cross-referenced lists for data, data types and functions.

The Language Development System (LANDS) from Tektronix (Beaverton, OR), part of the company's CAE 2000 workstation product family, is a development toolkit for Pascal and C and popular target processors. A Language Directed Editor intercepts syntax errors in the source file during the editing session. Software configuration and interfaces for prototype hardware, such as low-level code generation and hardware initialization reset, are handled by a tool called the Integration Control System. The LANDS debugger allows debug operations to be performed at the compiler source level during real-time program execution.

Both of these software development systems are available for the VAX; ProMod runs on the IBM PC/XT/AT as well. According to Dave Sharon, marketing manager for software design tools at Tektronix, maintaining a consistent approach, as well as consistent components for such tools, is important. Supporting multiple languages on systems such as LANDS will result not only in higher productivity and reliability, but also in a faster language learning curve for programmers.

On the other hand, Rational (Mountain View, CA) has introduced the Rational R1000 Development System, a special-purpose hardware and software system designed to develop and to maintain large, complex software written in Ada. The R1000 is a universal host with a validated DOD compiler. Like the interactive support provided by CAD/CAM systems for circuit design, the R1000 offers incremental checking of software code for error detection and correction.

A core editor, through an Ada-like command language, invokes compilers, debuggers and object editors similar to an operating system. The difference is that the core editor can automatically sense and switch modes within the next layer of tools. The object editors provide semantic and syntactic checking, correction and completion.

A database directory containing information such as variables and data types of previously compiled programs enables incremental compilation on the R1000. This facility makes recompilation of entire programs after new edits unnecessary; only new additions to the program must be compiled during debugging. Changing pointers in the directory allows new program patches to be spliced into the old program. A software management tool tracks subsystem interfaces for later linkage.

Rational's design of the R1000 processor is a departure from other software development tools. The processor's architecture is optimized for traversing large data structures, making the machine essentially a specialized Ada engine. A 128-bit CPU splits control words so that type checking and addition are performed simultaneously instead of serially. Virtual memory is handled at the microcode and hardware level, rather than by the operating system. In addition, data packing and unpacking also occurs at the hardware level.

The success of the Rational system may depend more on whether companies using Ada believe that the $595,000 list price is worth the added hardware and software features. With the refinement of Ada compilers for computers such as the VAX, companies may decide to forego the expense of the R1000 in favor of previously invested work, time and money on those computers. In addition, back-end compilers to tailor code to different microprocessors do not yet exist for the system.

The availability of the R1000 and software development tools such as ProMod and LANDS indicates that software engineers are finally able to take advantage of CAE to ease software development during complicated programming efforts. The built-in intelligence of these tools allows software developers to concentrate more on programming and less on paperwork.

—Meng
Six reasons why professionals continue to choose Vectrix for quality IBM XT/PC graphics.

Even though IBM offers a color graphics card, professionals still choose Vectrix. It's not surprising. Especially once they've seen us in action. Professionals know that our VX/PC Board Set delivers the quality and performance they need for serious color graphics.

The VX/PC Board Set provides advanced features that help simplify sophisticated graphics design. Besides displaying 512 simultaneous colors from a palette of 16.8 million, the VX/PC supports an extensive library of on-board graphics macros for ease of programming and fast design, as well as full emulation of the IBM color card. And, an on-board 16-bit microprocessor frees your computer to concentrate on other tasks.

But that's not all. Our 9 bit planes add an extra dimension of sharpness and clarity to your image that must really be seen to be appreciated. That's why it's not surprising to see Vectrix color cards in applications such as medical imaging, weather satellite data mapping, computer aided design and drafting, and graphics arts, to name a few.

What you will find most surprising, however, is the price. Our VX/PC Board Set was designed with the OEM in mind. So when comparing the performance of Vectrix with the competition, check the price too. You'll like what you see.

For more information, contact Vectrix Corporation, 2606 Branchwood Drive, Greensboro, North Carolina 27408. Phone (919) 288-0520. Telex 574417.

IBM XT, IBM AT, and IBM PC are trademarks of International Business Machines Corporation, White Plains, NY. MicroCAD is a trademark of Imagimedia Technologies, Inc., San Francisco, CA. AutoCAD is a trademark of AutoDesk, Inc., Sausalito, CA. EnerGraphics is a trademark of Enertronics Research, Inc., St. Louis, MO.

Inquire about our new Pepe Graphics Board Set

Seeking distributor(s) in Germany and Austria

Circle 7
Since its introduction, the Motorola 68020 has been one of the more widely accepted 32-bit microprocessors. Recently, a range of boards and systems have been introduced. Motorola was the first, announcing its VMEJ31 board. Since then, it has been joined by Charles River Data Systems (Framingham, MA) with its Universe 32 system and associated 68020 Versabus board, Dual Systems (Berkeley, CA) with its VMPU-32 module, Ironies (Ithaca, NY) with the IV-3201 VME CPU board and the Multibus-based MAP-2000 from Matrox (Quebec, Canada). Force Computer (Los Gatos, CA), has a 68020 board that will be announced next month.

Most companies have taken full advantage of the VLSI devices offered by Motorola. In addition to the 68020, many manufacturers have elected to use the MMB memory management unit (until the 68851 is in full production) and the 68881 floating point unit. In most cases, vendors offer 12 MHz versions of the 68020. Although some claim to offer 16 MHz devices, the faster part is not yet widely available and supplies of products based on it are limited.

Even though some vendors are distinguishing their product by the processor's raw clock speed (16 MHz vs. 12 MHz), system software, operating systems and compilers actually dictate system performance. UNIX, for example, is already offered by many vendors who support or plan to support it in the near future. Which version they choose and how their hardware supports the operating system is open to a number of different interpretations. AT&T's System V 2.2 enjoys a number of advantages over the earlier System V 2.0. The swapping-based memory manager has been replaced by a demand-paged memory manager. Paging allows fuller use of existing hardware by allowing execution of programs much larger than the main memory and gives a higher degree of multiprogramming.

Bucking the popular trend to use Motorola's MMB, Charles River Data Systems has elected to design its own segmented memory management unit rather than a demand-paged memory management unit. Its Universe 32 is currently supported by the company's own version of AT&T's System V, called UN/System V or UNOS, a UNIX-compatible real-time operating system kernel. In 1986 the company plans to offer an operating system to support demand-paged virtual memory management.

Similarly, Motorola (Tempe, AZ) whose VME CPU board includes the MMB will not have UNIX V 2.2 on a system product until the end of March 1986. However, its first UNIX port (a swapping port) will be released in two months.

Dual Systems, whose plans also include UNIX V Version 2.2, is planning to commence full production of its VME line later this year. The new modules include a 68020 CPU board, a system controller/arbiter, a 2 Mbyte memory board, an I/O processor, a tape controller and an SMD disk controller.

Although the UNIX operating system is being ported to many of the newer 68020 designs, many applications have more typically demanded a real-time operating system like PDOS or OS/9 that does not have UNIX's overhead.

Clearly, those systems that do support UNIX (Version 2.2 or Berkeley 4.2) are targeted towards the development environment in which tools such as compilers demand larger memory sizes. Of the other 68020 systems that have been announced, Altos Computer Systems (San Jose, CA) claims its 3086 machine will support System V 2.2 starting this month. NCR (Dayton, OH) will also begin shipping its Tower 3232, which supports System V 2, in October. With all of this design activity surrounding the 68020, plenty of hardware is at last available. Software support; however, still appears to be somewhat lacking.

—D. Wilson
Introducing the Aptec 2400 I/O Computer—a new class of computer that can increase the throughput of VAX-based systems as much as 40X. Simply and economically.

By eliminating the I/O bottlenecks that limit performance, the Aptec I/O Computer makes your peripherals work faster and more efficiently. Including disks and tapes, APs, graphics/image processors, and special purpose devices.

It lets you achieve true supercomputer performance with any VAX by allowing efficient integration of multiple array processors. And, the Aptec I/O Computer permits dramatic new levels of performance in real-time data acquisition and analysis.

Not since the array processor has any development done so much to boost the performance of minicomputer systems.

Here's how it works: The Aptec I/O Computer creates an independent, 24 MB/sec, FILES-11 I/O environment that allows VAX-shared peripherals to transfer data at full speed, free from VAX bandwidth limitations.

From 1 to 200 MB of high speed memory is directly accessible by your attached peripherals and VAX.

Peripheral operations become more efficient. Attached processors work at peak efficiency. And your VAX is free to provide better service to your on-line users.

Learn how the Aptec 2400 I/O Computer can unleash the performance potential of your VAX system. For the complete story on this exciting new class of computer, write or call Aptec today.

The Aptec I/O Computer will unleash the performance potential of your VAX.
Image Processing Tools For Personal Computers

Decreasing costs of semiconductor memory coupled with advances in VLSI processors has led to a proliferation of imaging products. Many of these, based on the IBM and other personal computers, will be on display next month at the 1985 Electronic Imaging Conference and Exhibition (p. 50). Indeed, the market potential of such systems is leading both start-up and established imaging companies to introduce a greater variety of products in the area of image processing.

NCR Corp. (Fort Collins, CO) will introduce a development system for the company’s Geometric Arithmetic Parallel Processor (GAPP) chip (Electronic Imaging, January 1985, p. 66). The GAPP PC development system is composed of two parts. The first is a hardware board compatible with the IBM PC I/O bus. It contains a 12 x 12 array of processor elements implemented with two GAPP devices. The second part is a software package which allows the user to program the GAPP array in a high-level language and to debug a program interactively.

The GAPP Simulator/Assembler package is composed of two utilities which operate under the UNIX or VAX/VMS operating systems. The first utility is the assembler, GAPASM, which translates GAPP instruction mnemonics and address specifications into binary object code suitable for downloading into a control state. The simulator, GAPSIM, is an interactive package that enables the user to execute GAPP programs and to view the contents of GAPP RAM and the state of the processor element registers in order to verify or debug the program.

At Ariel Corp. (New York, NY) another IBM PC peripheral has been introduced to perform Fast Fourier Transforms (FFTs). Plugging into expansion slots of the IBM PC/XT/AT, the PCFFT board performs FFTs using routines callable in either interpreted or compiled Basic, IBM Pascal or Fortran, Lattice C or Turbo Pascal. Operating on 16-bit integer data, the PCFFT transforms arrays of up to 2048 complex points in less than 20 msec. Other standard algorithms include forward and inverse FFTs, Hamming Windows and Power Spectral Density functions.

In the past, one of the limiting factors of such hardware has been the lack of software that can easily be used to generate image processing routines. Now, two companies have introduced packages which allow image processing functions to be generated rapidly.

The first, from Quantitative Technology Corp. (Beaverton, OR) is called the Math Advantage (p. 57) and consists of a set of computationally intensive routines which can be linked together to perform many scientific functions. Running on over 20 types of computers, the 180 routines can be called from the user’s program in either C or Fortran. In a typical image processing environment, an edge enhancement program can be realized in approximately 20 lines of code as opposed to the 150-200 lines of Fortran that would normally be needed.

The Picture Database Management System, PICDMS III, from MIB Chock (Santa Monica, CA) can be used with PC-DOS systems for image processing and model building in either two or three dimensions. In a similar manner to the QTC system, the PICDMS gives the systems integrator a simplified way of defining a variety of operations on a picture database. Examples of possible operations include the detection of objects or edges of objects, contrast sharpening, pattern recognition and classification, histograms and statistical analysis. First shown at the 1985 SIGGRAPH show, the PICDMS II currently runs under CP/M on the Apple II+ as well as MS-DOS. The MS-DOS version can be supplied with either color or character graphics. PICDMS III requires an additional PL/I compiler to implement the programs that it generates.

—A. Wilson
Introducing Litton's 1" tube.

Now let's see. What could you use a miniature CRT for?
- How about a helmet-mounted display.
- A compact film recorder.
- A hybrid typesetter.
- Or a compact display inside a crowded tank.

Litton's L-4272 cathode ray tube is the newest sub-miniature on the market. And one of the best.

It's made by the leader of high resolution, high precision CRT's. Litton's reliable CRT products have been used in everything from advanced reconnaissance systems to sophisticated photo-composition machines.

The L-4272 is ruggedized, so it'll survive inside a tank, an aircraft or any vehicle using forward-looking infrared systems.

And it's a high performer. Spot size is 0.0008 inch. Brightness is 100 foot-lamberts with standard 525 line TV raster at 30 Hz filling the useful screen.

You can buy it as a stand-alone item or with a small coil and magnetic shield.

To get the small picture, contact Litton Electron Devices Division, 1215 S. 52nd Street, Tempe, AZ 85283. Phone (602) 968-4471. TWX: 910-950-0149.

Litton Electron Devices

Circle 48
An all-digital communication network may be some time off, but as international standards are set, some IC manufacturers are ready to produce products. Specifications for parts of the Integrated Services Digital Network (ISDN) are already firm, and others are well underway in the CCITT. The ISDN reference model encompasses three main interfaces defined in the reference model: S, T and U and secondary R and N interfaces, as shown in Figure 1.

At present, most of the silicon development is for the S interface to the terminal equipment and for the U interface to the network. Specifications for the U interface are not complete, but Mitel (Kanata, Ontario, Canada), Harris Semiconductor (Fort Lauderdale, FL) and Intel (Santa Clara, CA) have U interface ICs in development. AMD (Sunnyvale, CA) and Intel are developing chips for the S interface. The U interface description has been widely debated; whether to use a two-wire or a four-wire scheme is the main question. Four-wire cabling is used for the S interface, so having both S and U be four-wire would improve portability. And although most current telephone connections use 2-wire lines, cross talk is a problem. To solve that problem, an echo-cancellation technique will become standard. Intel, Harris and Mitel digital line interface transceiver ICs all employ echo-cancelling.

Data rates of up to 150 Kbits/sec can be achieved with the transceiver ICs; this is the Basic Rate for ISDN service. Channels within this bandwidth are two 64 Kbit/sec B channels for transmission and a D channel for control (commonly called 2B+D). A broadband Primary Service is also proposed in current ISDN documents for a T1 equivalent at 1544 Mbits/sec. This would provide users 23 B channels and a 64 Kbit/sec D channel.

ICs for the S interface from both AMD and Intel are scheduled for introduction this year. Others like Motorola (Phoenix, AZ) will produce S chips in the future. S interfaces between the user equipment and the customer-premises switch, so these ICs will be used in PBX, terminal and digital telephone systems implementing ISDN. Up to eight terminal devices can be connected to one S interface; one which is used as master.

The most highly integrated S interface proposed, AMD's Am79C30 digital subscriber controller includes codec, transceiver, tone generator and formatter functions. In most other ISDN implementations, three or four ICs will be used for these functions. A companion IC for the PBX line card, the Am79C31 digital exchange controller terminates the four-wire line from each 73C30. In addition to these CMOS parts, AMD is introducing bipolar power controllers for ISDN telephones (Am7936) and exchanges (Am7938). These four ICs, the 79C30 and 7936 on the terminal or phone side, the 79C31 and 7938 on the PBX side and a microprocessor (Intel 80C51 is suggested) on each side (Figure 2) can implement a basic S interface.

Intel ISDN ICs will be designated the 29C53 for the four-wire S interface and the 29C55 for two-wire ISDN U circuits. High-voltage power circuits are not available with Intel's technology, however. Two Intel products already in production, the 29C51 programmable feature-control combo and the 2952 line card controller are designed to operate on a PBX line card and will accommodate ISDN. Called a subscriber line data link (SLD) architecture, this scheme requires three wires.

Pingry
An advanced SCSI 3½-inch Winchester Disk Controller.

Introducing the OMTI 3100

The OMTI 3100 SCSI Intelligent Winchester Disk Controller is designed to attach up to two drives on a 3½-inch footprint PC board to the SCSI (Small Computer System Interface) bus.

The OMTI 3100 supports the industry standard ST506/412 disk drive interface for 3½-inch and 5¼-inch Winchester disks.

The host interface is the popular SCSI bus which connects through host adapters to a wide variety of system architectures for mini and micro computers. SCSI includes a high level command set which protects system software from changes as future generations of disk drives are added to the I/O configuration.

The OMTI 3100 uses our advanced VLSI chip set to implement the most compact SCSI to ST412 disk controller available today. Only ten IC's are used on the OMTI 3100 and six of the ten are proprietary to SMS.

The OMTI 3100 controller provides consecutive sector (or non-interleaved) data transfer and multisector buffering (2Kbytes) between host and peripherals. It transfers a full track in one single disk revolution and transfers data on the SCSI bus at up to 1.2 Megabyte per second.

To find out more about the little hard disk controller that offers OEM's a big performance advantage, call SMS.

The advanced OMTI 3100 is one of many finely engineered SMS components. Scientific Micro Systems, Inc. manufactures a wide range of disk and tape controllers for SCSI, PC/XT and AT compatibles, Multibus*, Q-bus and Unibus** configurations.

Scientific Micro Systems, Inc.
339 North Bernardo Avenue P.O. Box 7777 Mountain View, CA 94039
(415) 964-5700 TWX 910-379-6577 TELEX 17-2555

SALES OFFICES: Seattle, WA (206) 883-8303; Boston, MA (617) 246-2540; Atlanta, GA (404) 296-2029; Morton Grove, IL (312) 966-2711; Melrose Park, IL (312) 345-5320; Arlington, TX (817) 429-8557; Laguna Hills, CA (714) 463-8046; Greensboro, NC (919) 292-8072; Mountain View, CA (415) 964-5700; Philadelphia, PA (215) 860-8626.
DISTRIBUTORS: United States-Arrow Electronics, Inc. (516) 694-6800; Canada-Allan Crawford Associates Ltd. (416) 890-2010

* Trademark of Intel Corporation  ** Trademark of Digital Equipment Corporation

Circle 29 on Reader Inquiry Card
Verifying whether a design functions properly is among the most costly and time-consuming stages of the design cycle. This is especially apparent with analog circuits and large digital systems. Logic simulators and analog simulators, such as SPICE, running on mainframes provide an alternative to breadboarding, but even mainframes get bogged down with large designs. This has prompted the development of hardware accelerators for both analog simulation and digital simulation.

Until now, accelerators were available for only digital simulation and came from Zycad (St. Paul, MN), Daisy Systems (Mountain View, CA) and Valid Logic (San Jose, CA). Newcomers to the expanding logic simulation arena include Silicon Solutions (Menlo Park, CA) and Cadnetix (Boulder, CO).

For analog simulation, however, the first accelerators were recently introduced by Shiva Multisystems (Menlo Park, CA) and Weitek (Sunnyvale, CA). Prior to these introductions, increasing analog simulation execution rates was done with a combination of mainframes and array processors.

Shiva's accelerators, designated the SX Series (Figure 1), reportedly deliver 100 times the performance of a VAX 11/780-based SPICE2 simulator. The speed results from a combination of advanced hardware and software technologies. Shiva's SPICEngine is based on a parallel architecture of two to twelve NS32016 (or NS32032) processors running at 10 MHz. Also included are UNIX 4.2 (enhanced), a floating point coprocessor, 8 Kbytes of local cache memory, up to 28 Mbytes of main memory and a 30 Mbyte/sec packet switched bus. The other half of the system is PowerSPICE, the firm's circuit simulation software package that uses multilevel relaxation algorithms. And unlike traditional SPICE, PowerSPICE determines charge levels, a critical parameter in MOS design. Prices for the SX Series range from $100,000 to $350,000.

Relaxation techniques allow each circuit equation to be solved at its respective rate of change. This takes into account the fact that voltage and current levels of the circuit's devices change at different speeds. Multilevel relaxation is a hierarchical application of standard relaxation that runs at higher speeds. When simulating any circuit, more CPU power is needed to solve equations that change rapidly than those that change slowly. If a particular node is changing quickly, the system takes a very small timestep without penalizing the rest of the circuit; for slow changing nodes, a larger timestep is taken. Traditional SPICE, in contrast, takes the same size timestep for each node in the circuit, determined by the fastest changing node. Prior to relaxation methods, circuit simulators solved all equations at the speed of the most rapidly changing node.

To determine the various timestep sizes, PowerSPICE looks at the local truncation error of each node. Truncation error is the difference between the actual waveform and the one used to approximate the function. Once the truncation error of each node is calculated, the slow nodes and fast nodes are categorized and partitioned into subcircuits. At this stage, the circuit equations are solved using the same timestep for all the nodes within a subcircuit. Since nodes are partitioned by speed, the right amount of CPU power is delegated to each subcircuit, resulting in

Figure 1: Shiva Multisystems' SX Series SPICE accelerators execute simulations at speeds ranging from 20 to 100 times faster than a VAX 11/780. The machine's performance is a result of PowerSPICE, a relaxation-based SPICE algorithm, and SPICEngine, a parallel processing number crunching computer. To the circuit designer, the PowerSPICE interface appears identical to traditional SPICE programs.
higher performance.

Weitek has taken a more traditional approach to the analog simulation bottleneck by using CSPICE (a nonrelaxation algorithm) and array processor technology. Weitek's product, the WTE 6400 SPICE Accelerator (Figure 2), consists of three Multibus boards: a two-board floating point array processor and a 4-Mbyte memory board. Peak system throughput is 16 MFLOPS in IEEE double precision mode. The floating point ALU is comprised of four WTL 1064 multipliers, four WTL 1066 six-port register files and a WTL 1065 adder. The WTE 6400 sells for $30,000.

CSPICE, the heart of the WTE 6400, is an optimized version of Berkeley SPICE that was originally developed for Cray Computers by Circuit Tools Inc. (San Ramon, CA), a spin-off of Cray Research. Nonlinear direct analysis, nonlinear transient analysis and linear alternating current analysis are all supported by CSPICE.

When developing the WTE 6400, Weitek concentrated on the two areas that consume the most CPU time in a SPICE run: device evaluation and sparse matrix solving. According to Weitek, when simulating circuits in the 50 device range, 90% of the time is spent in the device evaluation phase; with 600 components, the split is 50-50 between device evaluation and sparse matrix solving. When solving a 3000-device problem (which takes over three days of CPU time on a VAX 11/780), 90% of the time is spent on sparse matrix equations. Solving these equations is a computationally intensive task that the WTE 6400 attacks via a floating point accelerator. However, a portion of its 16 MFLOP performance is lost because vector machines such as the WTE 6400 are inefficient in solving sparse matrices. Nonetheless, Weitek claims that the machine executes simulations 10-50 times faster than the same problem running on a VAX 11/780 with a floating point accelerator.

CSPICE has been tailored to take advantage of the WTE 6400's pipelined architecture for device evaluation. CSPICE works in conjunction with five microcoded subroutines that enable the complete simulation to run on the Weitek board set. The five routines address the primary functions of the SPICE algorithm: sparse matrix solving, device evaluation, truncation error calculation and matrix composition.

For digital simulation, Zycad, Cadnetix and Silicon Solutions have recently introduced digital accelerators. Zycad complemented its existing line of machines with two more: Sprintor and Expeditor. Sprintor is a logic and fault simulation engine that integrates into any IBM PC or Multibus-based engineering workstation. Sprintor handles designs containing up to 25,000 gates at speeds of 200,000 events/sec. Expeditor is a freestanding accelerator that handles designs of up to 50,000 gates and runs at 1,000,000 events/sec. The system interfaces to several host computers, including Apollo workstations, IBM PC/AT and DEC's VAX and MicroVAX. Sprintor is priced at $20,000 and will be offered only on an OEM basis; Expeditor is $125,000.

Silicon Solutions' teamed with HHB Softron (Mahwah, NJ) to develop the Mach 1000 simulation engine (Figure 3) which accelerates HHB Softron's CADAT simulation algorithm and includes 10 full custom ICs, a 68010 front-end processor and up to 8 Mbytes of main memory. Special emphasis has been put on developing a compiler that speeds both design flattening and interconnection, and provides incremental compilation.

Figure 3: The Mach 1000, a logic simulation accelerator from Silicon Solutions, is built around the CADAT simulation algorithm and includes 10 full custom ICs, a 68010 front-end processor and up to 8 Mbytes of main memory. Special emphasis has been put on developing a compiler that speeds both design flattening and interconnection, and provides incremental compilation.

HBB Softron and OEM CADAT suppliers; a logic simulation engine with a 65,000-gate capacity costs $85,000, and a logic and fault simulator with the same capacity is priced at $150,000. Both products will be available in the first quarter of 1986.

Another newcomer to hardware acceleration, Cadnetix's CDX 77000 Simulation Engine performs 200,000 evaluations/sec (about 65,000 events/sec) and handles up to one million gates. The system is configured around an 88-bit-wide bit-slice processor that supports up to 3 Mbytes of main memory. Network control and additional processing tasks are handled by a 68010-based subsystem. The Simulation Engine can be accessed by any CDX-9000 Series workstation in a network environment. Product shipments begin this quarter and the price is $60,000.

— Collett
The lean, mean plotting machine from Houston Instrument

Houston Instrument's brand new servo driven DMP-51 is the fastest drum plotter we've designed to date. This superb plotter offers a pen speed of up to 22 inches/second; programmable accelerations, and a pen-on-paper resolution of 1/1000 of an inch! That means you'll turn out quality 17" x 22" and 22" x 34" drawings a lot faster, increasing your firm's productivity and profitability.

Now, for more good news. The DMP-51, priced at $4,495*, is as fast as other plotters costing three times more. At that price, you can afford to put a DMP-51 at individual drafting work stations.

This is the professional plotter that meets the needs—and the budgets—of all companies, large or small.

The DMP-51 is intelligent, too. The DMP-51 can execute complex graphics operations from the simplest commands. A mechanical/architectural version, the DMP-52, with its 18" x 24" and 24" x 36" paper size, is available for the same price from Houston Instrument.

So, watch our new plotter in action... it won't take much time to realize it's the best buy for your money. For the name, address and phone number of your nearest dealer or distributor, write Houston Instrument, 8500 Cameron Rd., Austin, Texas, 78753. You can also call 1-800-531-5205 or 1-512-835-0900 (Texas residents). In Europe, contact Houston Instrument Belgium NV, Rochesterlaan 6, 8240 Gistel, Belgium. Tel: 059-27-74-45. Tlx: 846-81399.

* Suggested U.S. retail price
SysAssist President Bruce Ramsay knows his design engineering firm can rely on the HP 7585 drafting plotter.

"When running 3 shifts a day, 6 days a week, we can't afford to have our drafting plotter fail. That's why we bought Hewlett-Packard."

With HP you can count on design time...not down-time. Meet engineer and designer Bruce Ramsay. Entrepreneur on the fast-track. Very fast. "Sometimes my firm accepts and turns design projects around within 2 days. We need the most reliable products available. For us that means HP."

Perhaps the most integral part of Bruce's CAD/CAM system is his drafting plotter. His Hewlett-Packard drafting plotter. "I can count on HP. In the last year and a half, we've run our HP 7585 up to 18 hours a day, 6 days a week. It has never let us down."

HP plotters meet—or exceed—rigorous testing standards. Hewlett-Packard makes one of the world's most reliable drafting plotter families. And that's not an idle boast. HP drafting plotters undergo the most rigorous testing and analysis in the industry. First we test cold and heat, operating the plotters in 0°C up to 55°C temperatures. Then we make our plotters sweat: they spend 24 hours in 65°C temperatures with a 90% humidity factor. Finally, before any member of our HP 7580 drafting plotter family is shipped, it runs a minimum of 16 hours. We call this "burn-in." You'll call it, quite simply, dependable plotting.

And now HP delivers dependable plotting at a reduced price. Hewlett-Packard offers you a broad range of drafting plotter sizes and models to choose from. Each gives you superior performance that you can count on...and at a cost much lower than you'd expect.

Prices for the HP 7580 drafting plotter family now start at just $9900."

Discover how HP built-in reliability means trouble-free plotting for you. Call us now at (619) 487-4100, ext. 4947, and discover an important reason for Bruce Ramsay's success—his reliable HP plotter. We'll send you sample plots, plus detailed information about HP's entire line of drafting plotters. Call today. Because to make the most of your design time, you need the plotter that won't let you down. You need Hewlett-Packard.

Call (619) 487-4100, ext. 4947, or write: Hewlett-Packard, Attn: Marketing Communications, 16399 West Bernardo Drive, San Diego, CA 92127-1899.

*U.S. List price

Leadership in Design Graphics. For Leaders in Design.
Personal Computers Mate With Analyzers For Increased Flexibility

Nearly 500,000 personal computers are used for scientific calculations, data acquisition and production testing. Such vendors as Burr-Brown (Tempe, AZ) and Northwest Instrument Systems (Beaverton, OR) allow state and timing analysis to be added to these capabilities through tight coupling between test and measurement hardware and the processor and display resources of personal computers via parallel links. This approach is in contrast to the industry practice of using either dedicated microprocessors or linking instruments and controllers via an IEEE 488 general-purpose interface bus (GPIB).

A tightly coupled approach allows users to work with familiar keyboards, displays and disk drives as well as access standard operating systems and languages to take advantage of application programs. The analyzer function needs only test and measurement hardware and related software. Dedicated analyzers need a central processor, keyboard and display in addition to facilities for data acquisition and storage.

Another approach loosely couples standalone instruments to personal computers via a GPIB parallel link. In this configuration, logic analyzers from vendors like Dolch Logic Instruments (Santa Clara, CA), Hewlett-Packard (Palo Alto, CA) and Tektronix (Beaverton, OR) depend on personal computers such as the IBM PC for instrument setup, post-acquisition analysis and data formatting to user specifications. The IBM PC acts as a GPIB controller through interface cards available from manufacturers such as National Instruments (Austin, TX) and Tecmar (Cleveland, OH). Kontron Electronics (Redwood City, CA) takes a similar approach with a proprietary parallel interface.

The loosely coupled approach allows other instruments from several vendors to be added. One drawback of the GPIB approach is that sets of processor, memory and display resources are duplicated in the instrument and the computer. Furthermore, instrument functions must be programmed in the formats specified by each vendor.

Examples of the tightly coupled approach include the microAnalyzer 2000 logic analyzer from Northwest Instrument Systems and the PCI-4304 from Burr-Brown. The microAnalyzer is a card set that resides in a separate chassis linked via a high-speed parallel link to the backplane of the IBM PC. This configuration accommodates a controller card and up to five data acquisition/memory cards for 16 to 80 input channels for state analysis. The PCI-4304 logic analyzer from Burr-Brown (Figure 1) takes up one card slot in the IBM PC to provide 32 input channels.

The high-speed parallel link coupled with fast data acquisition memory mapped directly into the host processor's address permits the microAnalyzer 2000 the same operating speed as if physically located on the backplane. The user establishes a memory window by placing the beginning location into the segment register of the 8088 CPU. Through this 4 Kbyte window, the user directly manipulates each analyzer module to acquire data, set event conditions or monitor system clocks. The Burr-Brown system uses a similar scheme.

As many as 15 trigger/store states on the microAnalyzer 2000 simplify tracking high-level language execution. Users can define IF-THEN-ELSE condition sequences, as well as count iterations of events and specify logical relationships between conditions. Both trigger events and acquired data can be stored on disk for future use. The user will find similar capabilities in the PCI-4304, but with trigger word limits to eight. The microAnalyzer 2000 acquires data at bus cycle rates approaching 10 MHz. Furthermore, users can synthesize their own sample clock from as many as five clock/control signals to track software in systems with complex bus cycles.

Still, closely coupled instruments are hard pressed to offer the full performance of standalone instruments. For example, the Kontron Electronics Series III analyzer provides acquisition memory of 16K words at a 100 MHz sample rate, while the microAnalyzer 2000 provides only 2K words of acquisition memory for a 10 MHz sample rate.

For higher performance needs, Dolch and Kontron provide software packages so their standalone analyzers can use the IBM PC for storage of setup menus and reference. Dolch ties its 40C50 logic analyzer to the IBM PC via a GPIB parallel link, whereas Kontron uses its own parallel interface to link its Series III analyzers to the same host.

—Aseo
ONLY EIKONIX®

DOES SO MUCH IN HIGH PERFORMANCE DIGITAL IMAGING CAMERAS.

EIKONIX® high-performance digital imaging cameras offer unique capabilities that clearly distinguish them from all others.

**CCD or Photodiode Technology**

*Only EIKONIX offers a choice of high-resolution cameras employing either linear CCD (charge-coupled device) or photodiode technology. In fact, EIKONIX offers the highest-resolution CCD camera available anywhere, with up to 20 million pixels per image (4096 x 5200). You can choose the economy and low-light capabilities of a CCD camera, or the greater dynamic range of a photodiode camera, without sacrificing high resolution.*

**Color or Monochrome**

*Only EIKONIX has a family of high-resolution cameras available for either monochrome (256 gray-scale levels) or color (a palette of 16 million colors) applications.*

**More User Control**

*Only EIKONIX cameras use a precision stepping-motor/lead-screw/ball-screw stage mechanism, which provides precise positioning of the array and eliminates one-dimensional smearing. In addition, this mechanism allows asynchronous operation, so the user can control both scan speed and data collection rate. This eliminates the need for a separate “frame grabber” or dedicated processor, and frees the host computer for multi-tasking.*

**More Applications**

*Only EIKONIX offers the performance and flexibility to handle the broadest range of the most demanding applications, including mapping, engineering drawing digitizing, graphic arts, CAD/CAM input, office automation, X-ray storage and analysis, textile pattern design, geological imaging, communications, animation and microscopy.*

**EIKONIX Know-How**

*Only EIKONIX digital imaging products are backed by our 17 years of experience in matching advanced electro-optical technology to a widening world of applications. To find out what we can do to support your digital imaging applications, contact EIKONIX, 23 Crosby Drive, Bedford, MA 01730, (617) 275-5070.*

© Copyright 1985 EIKONIX® Corporation. DEC is a trademark of Digital Equipment Corporation. Multibus is a trademark of Intel Corporation.
Reducing The IBM PC/AT To A Chip Set

Although the complexity of VLSI design has resulted in a longer time-to-market of custom VLSI designs, the introduction time of application-specific boards has decreased. Because of this, designers of board-level products are constantly seeking ways to improve price/performance without incurring the costs of either custom or semicustom designs. For manufacturers such as Compaq, Texas Instruments and Hewlett-Packard who must compete directly with IBM, this presents a major problem. Realizing this, three companies have introduced ways of reducing the AT to less than 20 components.

Chips and Technologies (Milpitas, CA), will offer a series of chip sets to implement the AT, which will greatly reduce the complexity of microcomputer design. Headed by the ex-president of Seeq, Gordon Campbell, Chips and Technologies will target the areas of microcomputers, graphics and communications. The first product, a set of six ICs, will reduce the AT design from a set of 91 ICs to 20 components. Sampling this month, the chip set will allow designers to use four-layer boards in their products while reducing power supply requirements. Initially, the chip set will be manufactured using both gate array and standard cell technology. By next year the company expects to be offering the parts to use four-layer boards in their products while reducing power supply requirements.

At the end of the month, Chips and Technologies will introduce its second product, a set of five graphics chips to create the IBM enhanced graphics adapter. The IBM adapter uses approximately 51 ICs; the chip set will reduce this to a 20 IC design. "With this kind of integration," says Campbell, "manufacturers will be able to offer the same kind of functionality as IBM on a single half-height card." Chips and Technologies' third product offering will be in the area of data communications. Late this year, the company will offer a single-chip Starlan Encoder/Decoder for operation with Intel's 82586. The chip is designed for transmission at 1-2 Mbits/sec over twisted-pair wire; Starlan's developer, AT&T, is a target customer.

Seeing the market opportunity in consolidating the AT, Zymos (Sunnyvale, CA) recently demonstrated a method of reducing the AT to a total of four ICs. Using the company's own ZY-DP3 cell library and the ZyP design automation system, the entire AT board, except for the 820286, 80287 and 8042 keyboard controller, was implemented on a single chip. This IC contains 11,642 cells, 512 bits of compiled RAM, 4 Kbits of compiled ROM and 84 compiled PLA terms.

Using this standard cell approach, the designer can work within the framework of the AT design and gain improvements in cost, performance and functionality. For example, at the board level, the 80286 operates with nonmultiplexed and separate data and address buses. However, many peripherals were designed for operation in a multiplexed bus environment typical of earlier CPU designs, requiring the use of external TTL MSI devices to translate signals from the multiplexed to the nonmultiplexed mode. In the Zymos approach the board design is implemented directly without any modification. Thus, a system designer could reconfigure the various peripherals to operate in a nonmultiplexed environment using cell and supercell elements from the Zymos library, eliminating the need for the additional TTL circuitry. This would further reduce the chip size as well as improve throughput.

Intel (Santa Clara, CA), partially owned by IBM and supplier of the processors for the IBM PC families, will not be left out of the race for higher levels of integration. The company has already briefly disclosed information on its 80886 PC-on-a-chip that will be announced mid-1986 (Figure 1).

As the cost of the AT drops, systems integrators will be able to provide low-cost multiuser, multitasking systems. Designers will also couple these systems with other high-performance processors for coprocessing functions such as image processing and graphics.

—A. Wilson
I. C fabrication technologies will continue to outpace all but one avenue of CAE/CAD-based design: silicon compilation. With traditional CAE/CAD systems, engineers will be unable to manage the complexities of tomorrow's designs. Silicon compilation will be the only feasible technology to handle one-million device chips. Nevertheless, there are several reasons why it will not find immediate widespread use.

First, current electronic design automation (EDA) systems inadequately handle up to about 12,000 gates, and most gate array and standard cell projects fall below 7,000 gates. Second, the majority of designers have yet to make, or have only recently made, the transition from off-the-shelf parts to semicustom technology (i.e., gate arrays and standard cells). This will make the move to a more advanced design methodology, such as silicon compilation, a gradual process. Silicon compilation also requires greater awareness of system level design practices than semicustom methods or designing with off-the-shelf chips. Engineers work with LSI/VLSI building blocks, as opposed to MSI/LSI devices. So instead of implementing just a portion of a system, designers build a complete system on a board, to be integrated with other engineers' board-based systems.

Third, although many semiconductor firms have the fabrication capabilities to put 100,000 to 500,000 transistors on a chip, the first 50,000-transistor gate arrays have just been introduced. Why? One reason is that present CAE/CAD tools cannot support the design of such dense chips, except at the handcrafted full-custom level. Consequently, logic designers have not been exposed to the difficulties of applying today's tools and design methods to a 100,000-transistor device.

As systems get more complex, larger functional blocks must be used, causing changes in design methodologies. Constructing functions from random logic is an example of a soon to be outdated design practice. Wherever random logic appears to be necessary, engineers will partition it into organized blocks to be implemented by a random logic compiler or PLA compiler.

Over the next three years, as higher integration levels form the foundation of system design, the magnitude of the VLSI problem will become apparent. This in turn will necessitate the use of silicon compilers.

Examining The Technology

Most currently available turnkey silicon compiler systems are structural, as opposed to behavioral (Figures 1 and 2). Those companies offering turnkey structural silicon compiler systems include Silicon Compilers Inc. (SCI) (Los Gatos, CA), VLSI Technology Inc. (VTI) (San Jose, CA), Seattle Silicon Technology (SST) (Bellevue, WA) and Lattice Logic (Edinburgh, Scotland). Silicon Design Labs (SDL) (Liberty Corner, NJ), SDA Systems (Santa Clara, CA) and VTI provide tools for users to write their own compilers, and Metalogic (Cambridge, MA) offers a behavioral silicon compiler.

Fabrication technology independence (i.e., CMOS, NMOS, bipolar, GaAs) and design rule independence are often viewed as critical aspects of a silicon compiler system. Each semi-
In its present form, SCI's Genesil does not allow users to develop their own modules. Rather, SCI continuously builds new modules and integrates them into the system. SCI puts a high priority on offering new modules, but generating all of the modules that users desire is a difficult task. Determining whether this is a significant drawback is difficult since silicon compilation technology is still in its infancy.

A parallel situation exists with both gate array and standard cell libraries. However, with these semicustom design methodologies, engineers can create functions from primitives. Genesil also permits users to create high-level functions from primitives, but this defeats the purpose behind silicon compilation, which is to distance the designer from working at the primitive level.

Allowing engineers to build their own module generators is one possible solution to the problem. This is the strategy of Silicon Design Labs, Seattle Silicon Technology, SDA Systems and VLSI Technology. Presently, SST and VTI are the only silicon compiler companies offering both a compiler library and the capability to create new generators. Since this provides designers with the best of both worlds, it will likely be adopted by other vendors as well.

In comparing turnkey systems from SCI, VTI and SST, SCI's Genesil is the most sophisticated. Using Figure 2 as a reference, Genesil is in the structural domain and consists of architectural, algorithmic and functional block level elements. With the Genesil system, users first define a particular function by filling out a specification form and then assigning names to signal buses. Some examples of the available functions are ALU, PLA, Dual-Port RAM, Interface, Random Logic, FIFO and ROM. After the form entry stage is completed, Genesil compiles a custom circuit layout of the function and displays a graphical representation on the screen.

Designs done with Genesil proceed hierarchically through the use of blocks, modules, chips and chip-sets. Blocks are joined together to form a module; modules can be combined to produce a "chip"; and "chips" can be linked to form a chip-set. Chips are modules that have bonding pads, and chip-sets are collections of chips. When laying out the IC, the user interactively places blocks, modules, chips and chip-sets. (See box entitled "A Silicon Compilation Design Example.") In a typical design, the number of blocks, modules, chips and chip-sets ranges from 10 to 50. To interconnect these elements, the automatic router is invoked. The router's features include clock and power bus sizing, low resistivity crossovers for supercritical signals and group treatment of buses, rather than as individual signals.

When specifying a block, the system notifies the user of any syntax errors. In addition, blocks violating layout rules or electrical rules will not compile. Blocks can be interconnected before or after compiling other surrounding blocks. Genesil supports dual-layer metal CMOS or single-layer metal NMOS, with feature sizes of 2 or 3 microns. The user also selects a particular semiconductor foundry to fabricate the chip. SCI currently has agreements with NCR (Fort Collins, CO), AMI...
(Santa Clara, CA), IMP (San Jose, CA) and VLSI Technology.

Along with the circuit layout, Genesil generates a simulation model, a timing model and a timing datasheet. Unlike most conventional verification tools, timing analysis is separated from simulation. An independent timing model, comprised of transistor representations and timing delays, allows designers to focus solely on the circuit’s timing relationships. Moreover, timing analysis does not require test vector generation. To provide users with maximum simulation execution speed, the circuit is modeled at the functional level instead of the gate or switch level. The simulator’s capabilities and user interface are similar to a logic analyzer.

Genesil runs on several hardware platforms: the DEC Micro-VAX II, VAX II/750, VAX II/785 and the Daisy Systems (Mountain View, CA) Siliconmaster. Prices for the various configurations range from $165,000 for a single-user system to $640,000 for a 10-user system.

Seattle Silicon Technology is a strong supporter of the workstation environment and developed its Concorde-I silicon compiler (Figure 3) to run on hardware platforms from Mentor Graphics (Beaverton, OR), Valid Logic (San Jose, CA) and CAE Systems/Tektronix (Sunnyvale, CA). As with Genesil,

A Silicon Compilation Design Example

During the design process, experimenting with different architectures of the same design gives designers tremendous leverage over its implementation. Since IC designs can be generated rapidly with a silicon compiler, architectural exploration is one of its major strongpoints.

Recently, Digital Design used SCI's Genesil Silicon Compiler to design a digital crosspoint switch (Figure 1, also see Digital Design, May 1985). The specification called for eight 4-bit wide input channels, eight 4-bit wide output channels and a clock. In addition, several control lines were needed to select which input and output channels were active. During one clock cycle, a 4-bit wide path is opened between the selected input and the selected output; on the next clock cycle, a different path can be selected.

One application of the crosspoint switch is pipelining, where 4 bits of data are presented at the input and then channeled to a particular output to be used in a computation. The data would then be fed back to the switch's input and passed to the next stage of the pipeline.

During the design cycle, three different architectures were generated that would implement the switching function. The first uses eight 4-bit latches on the input, with the outputs bused together in a wire-OR configuration feeding eight 4-bit output latches (Figure 2). A 6:16 programmable logic array (PLA) decodes the six input- and output-select lines that enable the appropriate latches. Each block of circuitry is generated by entering its functional requirements on a form.

Figure 1: A view of the layout shows that the high number of I/O pins dictates the chip's size.

Once a block is completed, basic electrical rule violations are flagged by Genesil. The user then interactively places the blocks and calls the automatic router. In solution #1, the estimated core area is 122 mils x 85 mils, which includes an approximation of the routing channel area. After running the timing analyzer on the switch, the results show that the device operates at a maximum of 9.1 MHz and dis-. 

Figure 1: Shown is a block diagram of the crosspoint switch.

Figure 2: This wire-OR'd configuration runs at 9.1 MHz while dissipating 850 mW.
**AMPLIFIERS**

<table>
<thead>
<tr>
<th>FEATURES</th>
<th>SPECIFICATIONS</th>
<th>MODEL NO.</th>
<th>OUTPUT RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Powerful:</td>
<td>To 20 amps, 60 volts</td>
<td>DA-PP1</td>
<td>2 amps, 20 volts</td>
</tr>
<tr>
<td>Fast!</td>
<td>To 6µs scan &amp; retrace</td>
<td>DA-PP2N-7</td>
<td>4 amps, 20 volts</td>
</tr>
<tr>
<td>Wide Bandwidth:</td>
<td>dc coupled up to 4MHz</td>
<td>DA-PP4N-7</td>
<td>8 amps, 20 volts</td>
</tr>
<tr>
<td>Stable:</td>
<td>To 10µ.A/°C drift</td>
<td>DA-0420</td>
<td>4 amps, 20 volts</td>
</tr>
<tr>
<td>Accurate:</td>
<td>To 0.001% linearity</td>
<td>RDA-1220-S86</td>
<td>12 amps, 20 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Lab Standard)</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDA-1220-S86C</td>
<td>12 amps, 20 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Water Cooled)</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>DA-PP2N-5</td>
<td>4 amps, 35 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DA-PP4N-5</td>
<td>8 amps, 35 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DA-PP8N-5</td>
<td>16 amps, 35 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDA-1635</td>
<td>16 amps, 35 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDA-1255</td>
<td>12 amps, 55 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDA-0660</td>
<td>6 amps, 60 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDA-0960</td>
<td>9 amps, 60 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDA-1260 (Lab Standard)</td>
<td>12 amps, 60 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDA-1660 (Lab Standard)</td>
<td>16 amps, 60 volts</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RDA-2060</td>
<td>20 amps, 60 volts</td>
</tr>
</tbody>
</table>

**APPLICATIONS:**

- CRT Projection Displays
- ATC Radar Displays
- CRT Flight Simulators
- CRT Test & Measurement
- Electronic Photo-Typesetting
- Film Recording Systems
- Flying Spot Scanners
- E-Beam Welding
- E-Beam Lithography

For complete details circle reader service number or call CELCO today with your CRT display requirements.
Concorde-I users fill out forms to characterize a particular function. However, Concorde-I is a lower-level structural silicon compiler since most of its cell compilers fall within the functional block level and logic level (Figure 2).

Although Concorde-I is not as sophisticated as Genesil, it offers several features that Genesil does not. First, Concorde-I is the only silicon compilation system that has analog compilers. Second, it offers both design rule independence and fabrication process technology independence within the CMOS family. As a result, ICs designed with Concorde-I can be fabricated by most foundries in any CMOS process. SST currently has agreements with several semiconductor makers including VLSI Technology, NCR (Fort Collins, CO), AMI (Santa Clara, CA) and IMP (San Jose, CA). Third, users have access to the firm's SLIC compiler language and can either develop customized compilers or tailor existing ones. Compilers written by the IC designer can be fabricated in any technology, including MOS, bipolar or GaAs.

Concorde-I offers compilers that generate a wide range of functions; datapaths (up to 32 bits wide), PLAs, storage logic dissipates 850 mW of power.

A second type of architecture takes advantage of the fact that the input is just a large multiplexer. When filling out the entry form, an 8-to-1 4-bit wide multiplexer is requested. Since three control lines are already included in the MUX, the PLA entry form is filled out to generate a 3:8 decoder. Also, block number 3 from the first solution (eight 4-bit output latches) can be used in this design (Figure 3). The estimated core size of this architecture is 94 mils x 51 mils. Once again the timing analyzer is run, but this time the chip is benchmarked at 12.6 MHz, with power dissipation at 775 mW. Despite the increased performance and decreased die area, block number 3 dominates the floorplan and produces a highly asymmetrical layout, which wastes silicon area.

The third design alternative is similar to solution #2, with the exception that block number three is divided in half. Instead of eight 4-bit output latches in a single block, two blocks of four 4-bit latches comprise the output section (Figure 4). By dividing the output, the designer can place the output blocks independently and thus produce a more symmetrical layout. This solution yields a device that runs at 13.1 MHz, dissipates 775 mW and has a core size of 68 mils x 61 mils.

One problem with implementing this function on a single chip is that the active die area is only 5% of the entire chip (Figure 5). This is because the specification calls for over 75 I/O pins. In this instance, die size is determined by both the number and size of the chip's bonding pads. To make better use of the silicon, one solution is to implement the device on two chips, which reduces the number of I/O pins per chip. The resulting ICs would be approximately one-fourth of the present implementation's size. Two smaller chips would also be less costly than the present chip.
The NEW Multibus* CD8630/35

Safe at every base

With Central Data's 8086 Single Board Computer you cover all the bases safely — performance, on-board features, price, and quality

Powerful processing capabilities and plug-in options on this new board offer an economical solution to all of your Multibus design problems. Available in two versions, both are fully hardware and software compatible with Intel's 86/30 and 86/35 boards.

Safe at First. Improved Performance
- Up to 1 megabyte of zero-wait-state on-board RAM
- 5, 8, or 10 MHz 8086 CPU
- Parity checking standard
- 9 levels of vectored interrupt

Safe at Second. On-board Features
- On-board socket for 8087 numeric data processor
- Two SBX connectors
- One serial I/O port
- 24 programmable parallel I/O lines
- 16K of Static RAM, 256K of EPROM, or a combination of both

Safe at Third. Cost Savings
- Priced significantly lower than Intel's 86/30 and 86/35 boards
- $1400 (100 quantity, 512K)

Safe at Home. Quality
- Full one year warranty
- Reliable operation
- Built-in quality

For more information on the new 8086 Multibus Single Board Computer or on our full line of Multibus products, call our design engineers toll-free.

(800) 482-0315
In Illinois (217) 359-8010

CentraL Data
1602 Newton Drive
Champaign, IL 61821-1098

*Multibus is a trademark of Intel Corporation.
arrays (SLA), RAM, ROM, MSI and SSI functions. Analog functions include op-amps, comparators, filters, analog switches, oscillators, FETs, diodes, resistors, A/D and D/A converters and capacitors. After compiling an analog module, the system immediately displays that module's power consumption as well as other performance specifications. A SPICE file is also generated for analog simulation.

Another attribute of Concorde-I is the SSTAR (Seattle Silicon Technology Array) module compiler. SSTAR translates block diagrams, Boolean equations, circuit diagrams or truth tables to a folded logic array with internal registers. SST is currently developing performance estimation tools for SSTAR.

Unlike Genesil and VTI's system, Concorde-I relies on the host workstation's simulation and timing verification tools. However, for connecting compiled blocks, Concorde-I includes a set of automatic routing tools called PRIDE. And similar to Genesil and VTI's system, users manually lay out the chip before routing. Concorde-I's price tag, not including the workstation or analog compilers, ranges from $35,000 to $55,000; a set of analog compilers costs around $25,000; and a typical high-end workstation is $100,000.

Another firm advocating workstation-based compilers is VTI. VTI's software runs on Apollo's (Chelmsford, MA) DN660, and Daisy's Siliconmaster. VTI has been offering compiler technology for several years but recently repositioned its cell compilers by renaming them silicon compilers. Aside from the marketing advantage of the new name, the repositioning coincides with the firm's introduction of Megacells—a technology that facilitates system design. The Megacell concept offers a higher level of sophistication than cell compilers alone. It combines cell compilers with a sophisticated library of handpacked LSI/VLSI functions linked via a bus architecture (Figure 4). All Megacells are 110 mils high which allows them to be placed on the chip with minimal wasted silicon. The Megacell library includes a 65C02 microprocessor, bus and DMA controllers, a 128K RAM and UARTs.

VTI's compilers are generated by first filling out a form to characterize the function. The user interactively places blocks that are then automatically connected by the router (Figure 5). The one exception to this procedure is the logic compiler, which automatically places and routes random logic cells. An extensive line of CAE software including a behavioral simulator and test development tools is also available.

For users who wish to construct customized compilers, VTI provides a compiler language called VIP (VLSI Implementation Program). VIP was the first commercially available compiler language, but it now shares the stage with the L-Language, a compiler language from Silicon Design Labs. VIP is a procedural language that uses text statements to describe IC layouts and is an extension of Mainsail. VIP IC layout descriptions are based on design rules that are described relative to each other in terms of a variable scaling factor called lambda. An advantage of a lambda-based system is that the rules are easily changed when the fabrication process is modified. (When a process is altered, all of the IC's geometries must be sized accordingly.) However, a disadvantage of a lambda-based system is that design rules do not scale linearly as feature sizes approach the 1-micron range. And since many fabrication processes will shortly be making chips with 1.25-micron geometries, modifying a lambda-based rule set could be difficult.

An alternative to lambda rules is a process technology file, a course taken by Silicon Design Labs and Lattice Logic. A process technology file contains electrical information necessary for the generation of artwork. Transistor types, contact types, design rules and definitions of physical layers are among the data found in a technology file. Unlike SDL's current offering which is primarily aimed at IC designers, Lattice Logic's Chipsmith is a turnkey system targeted at systems engineers.

Chipsmith is an automated standard cell and gate array compilation system positioned as a silicon compiler. Designs are input via either the hardware description language Model or schematic capture. As with SST's Concorde-I, designs created with Chipsmith are portable over a wide range of CMOS processes. The compiler software is supported by a switch-level simulator as well as tools for both automatic and interactive placement and routing. The family of CAE/CAD tools as well as the compiler run on DEC's VAX, Perkin-Elmer's 3200, the IBM PC/AT, Whitechapel, and workstations from Apollo Computer and Sun Microsystems (Mountain View, CA). Not including the hardware platform, Chipsmith prices range from $12,000 to $125,000.

Silicon Design Labs, a Bell Laboratories spin-off, recently...
The corners of people's mouths aren't the only things that go up with our keyboard. So does productivity. That's because our good looking keyboard makes a couple of things go down. Like mistakes. And fatigue.

We call it the ST keyboard. S for silent. T for tactile feel. People who use it, call it something else. Like terrific. So it makes sense that they liked it over other leading keyboards in a human factors test evaluating preference and productivity.

Why they preferred it has to do with fingers, wrists and ears. Fingers because of good feel and positive tactile feedback. Wrists due to the relaxing effect of its design. Ears thanks to its quiet operation.

But as much as the people who tried our keyboard liked it, you'll like it more. Especially when you keep in mind that it'll enhance the value of your product. That we deliver a keyboard to meet your requirements every time. That we offer it in enclosures with plug and play capabilities that save you time and money. And that we have standard and custom keyboards available, including IBM and DEC compatible versions.

So if you're in the market for a low profile keyboard, remember the one that gives everyone something to smile about. The ST keyboard. For results of the test or more product information, write MICRO SWITCH, Freeport, IL 61032. Or call 815-235-6600 for the name of the branch sales office nearest you.

Together, we can find the answers.

MICRO SWITCH
a Honeywell Division

Circle 55 on Reader Inquiry Card
introduced its Generator Development Tools (GDT), which runs on computers from Apollo and Sun Microsystems. The L-Language (Figure 6), like VTT's VIP, allows IC designers to write customized module generators. However, unlike VIP, L is an object-based language that describes ICs in terms of either circuit components, such as transistors, wires and terminals, or geometric elements, such as polygons, rectangles and lines. VIP users, in contrast, must work at the abstract geometric level because the language describes only geometric elements.

GDT includes a technology file, so compilers can be written for any fabrication process and any set of design rules. Technology-independent generators can also be written if fixed dimensions are replaced with variables and symbolic names.

In addition to the L-Language, designers can describe compilers graphically via the L-Editor. L-Editor permits the manipulation of all geometric and electrical objects. It is also the primary means of viewing the output of generators written in L. Modules entered graphically with the L-Editor are automatically converted to the L-Language. An interactive rule checker (design and electrical) is also included in the L-Editor. The rule checker graphically marks the location of a design rule error and provides an accompanying textual description. Block diagrams, schematics and layouts can be drawn, simulated and rule-checked together in the L-Editor. And similar to systems from SCI, VTI and SST, once a module generator is complete, the end-user accessing that module fills out a form to parameterize the function (Figure 7).

A set of routers and the L-Simulator, an event driven logical simulator, are also part of the GDT environment. L-Simulator can mix switch-level simulation with functional simulation of large blocks. For timing analysis, GDT translates netlists to SPICE format. When building module compilers, IC designers simply specify the netlist and GDT automatically determines which router to use. GDT has four routers: channel, river, bus and switchbox; placement can be either interactive or automatic. The GDT software is priced at $75,000.

Another firm offering a product to create module generators is SDA Systems. With SDA's Array Compiler, designers can develop generators to synthesize structures including RAM, ROM, PLAs, ALUs, shifters and multipliers. Generators are created through the use of array-structure templates, master cell libraries and a personality matrix. An array-structure template is a parameterized block diagram of the module under construction. All generic structural information that is not technology dependent is stored in the array-structure template. The personality matrix defines which cell is to be placed at each location in the template.

When using the array compiler, users fill out the parameterized template and the personality matrix. Then, to further optimize the module generator, the array compiler accepts procedural statements that conditionally manipulate the elements within the array. In effect, the procedural statements are used to generate a new personality matrix. SDA's Array Compiler, which is only available as part of the firm's full custom IC design system (ChipEdge), sells for $120,000.

Metalogic takes a completely different approach to silicon compilation. Metasyn, the firm's turnkey silicon compiler, accepts a behavioral input rather than a structural input. This input description is in the form of an algorithm. Designers using behavioral silicon compilers require no hardware design experience. And Metalogic claims that only moderate programming ability is needed to use Metasyn.

Metasyn is based on MacPitts, a silicon compiler developed at MIT's Lincoln Laboratory (Lincoln, MA). The behavioral description is similar to a bit-slice microcode program. However, unlike a microcoded bit-slice machine, a Metasyn algorithm is not confined to a fixed target architecture. Instead, the compiler generates the particular hardware defined by the behavioral description. Metasyn can generate architectures with an unlimited number of buses, but only a single datapath. Although CMOS capability is planned for the future, Metasyn generates only NMOS circuits and is design-rule dependent.

Also included with the compiler is a set of performance analysis tools that provide simulation and predict the chip's maximum clocking speed. Presently, Metasyn and the accompanying support tools are available under a 6-month beta-site agreement for $5,000/month. When the system is ready for production, it will synthesize CMOS layouts and be priced at $185,000.

Figure 6: SDL's Generator Development Tools (GDT) environment enables IC designers to develop customized module generators (i.e., cell compilers) for systems applications. Module generators are programs that produce mask geometries and circuit netlists from input specifications. The L-Language supports both geometric objects and electrical objects.

Silicon Compilation: A Technology Based On Marketing

Silicon compilation technology comes in various shapes, sizes and forms. There are structural silicon compilers, behavioral silicon compilers, systems that have some structural compiler characteristics, systems that have certain behavioral compiler characteristics and systems that have a little of both. There are
The First Complete Image Processor

COMPLETE
The powerful 9200 is the first image processor to integrate transform-domain processing, spatial-domain processing, and menu-driven operations with over 200 internal image processing functions in a single package. This unique combination allows you to perform image acquisition, processing, and display at speeds and levels of sophistication previously unavailable in any system—effortlessly, quickly, and at the touch of a button.

EXPANDABLE
The flexible architecture of the 9200 allows you to choose only those features needed now, and to easily expand later to meet new imaging requirements. The 9200 can stand alone or be combined with a host computer for unparalleled versatility and processing power. All expansions of the 9200 can be done directly in the field—without rewiring or other factory changes. The 9200 is the perfect start for any small, medium, or large image processing system.

TRANSFORM-DOMAIN PROCESSING
Fourier, Hadamard and other transforms for filtering, deblurring, correlation, and other functions.

SPATIAL-DOMAIN PROCESSING
Convolution masks, histogram modification, Arithmetic/Logic functions, plus many more.

EMBEDDED INTELLIGENCE
Over 200 menu-selectable image processing functions executed by an internal Motorola MC68010 microcomputer. Plus standard image display and processing functions including zoom, scroll, pan, graphic overlay, split screen, and region of interest. The 9200 internal software is accessible for the addition of user-specific functions or for providing external system control by a host computer.

For more information, write or call:
Perceptics Corporation • Pellissippi Center • Knoxville, Tennessee 37922 • 615/966-9200

Join Us At:
Electronic Imaging '85
Booth 1627
October 8-10th
Sheraton Boston Hotel
Boston, MA
MegaRam Disc Emulator

Revolutionary, Non-rotating, Solid-state Replacement for Fixed or Moving Head Discs.

- Capacities from 2 megabytes to 40 megabytes in 2 megabyte increments.
- Up to 10 megabytes in a 7" chassis.
- Battery back-up.
- Streaming drive back-up in 7" chassis.

Advantages of The MegaRam Over Rotating Discs:
With no moving parts and easily replaceable sub-assemblies, the use of the solid-state MegaRam Disc Emulator assures dramatically increased performance and reliability. It further simplifies field maintenance.

Designed for use with the following computers:
- DEC
- Data General
- Sperry Univac (V77 Series)
- Hewlett Packard (HP1000 Series)
- Modcomp
- SEL
- CDC (System 17)

Replaces the Following Fixed Head Discs:
- DDC
- Data Flux
- Vermont Research
- Alpha Data

Typical Applications Include:
- Process Control
- Mobile Equipment
- Telecommunications
- Data Base Management
- Data Acquisition
- Swapping Files
- Automated Test Equipment
- Graphics
- Array Processors

Other configurations may also be available. Please consult factory for information.

Imperial Technology, Inc.
831 S. Douglas Street • El Segundo, California 90245 • Phone: (213) 536-0018

Also, languages to build silicon compilers, cell compilers and module generators. The technology, or rather the names given to it, can be confusing. Consequently, the term silicon compiler has been criticized because manufacturers offering very different products position their systems as silicon compilers. To combat the confusion, at least one company, Metalogic, is planning on repositioning its product, Metasyn, as something other than a silicon compiler.

On another front, vendors such as Silicon Compilers Inc. and Seattle Silicon contend that hardware designers do not want to use behavioral compilers like Metasyn. According to those companies, a behavioral compiler does not satisfy designers' need because it does not permit them to manipulate familiar hardware structures. Metalogic, however, maintains that its product is exactly what true system designers want: a tool that allows them to concentrate on the system's function rather than the hardware implementation. Moreover, the company contends that engineers who have written microcode would feel just as comfortable working in the Metasyn environment.

Aside from the duel between behavioral and structural vendors, turnkey silicon compiler companies such as SCI may soon be competing not only with other turnkey vendors, but also with semiconductor foundries. Until now, silicon compiler technology was only available from a few companies. However, tools from vendors like Silicon Design Labs permit IC designers to develop their own compilers. And since the concentration of IC designers is in the foundries, it is natural to conclude that many semicustom IC vendors will soon offer compiler technology. Moreover, semiconductor vendors will have further incentive to adopt compiler technology because it will round out their semicustom product lines.

How useful did you find this article? Please circle the appropriate number on the Reader Inquiry Card.

Very Useful ................................................. 601
Useful ...................................................... 602
Somewhat Useful ......................................... 603
Can you picture a single-board PC graphics controller with 32-bit planes?

The New REVOLUTION™ 512 x 32.

We built a combination of advanced capabilities into the latest REVOLUTION board ... like our unique megabyte of multi-ported display memory, 16 million colors with overlay capabilities, hardware zoom and optional video broadcast compatibility. The kind of architecture you'd like to specify for your system needs.

Our single-board design won't tie up the PC's expansion slots and power supply. And you can update the screen with uninterrupted bus access to our memory-mapped display buffer. A feature that gives you speed and programming versatility with a minimum of effort.

Compare our specs and prices and you'll see why REVOLUTION graphics controllers are a part of the most advanced and competitively-priced PC design systems available today. Not tomorrow. Not someday.


It's here.

Specifications:

System: IBM PC, XT, AT and compatibles.
Requirements: 2.6 amps, one expansion slot.
Memory: 1 Megabyte on-board CHMOS display RAM.
Resolution: 512 x 512 pixels.
Bit Planes: 32 bit planes (8 bits per gun, two 4-bit overlays).
Color Specs: 16.8 million colors selectable, 256K colors simultaneously viewable. Three 4K x 8 read/write look-up tables.
Display Buffer Access: Multi-ported access by both host processor and on-board graphics processor.
Display Buffer R/W Modes: Pixel mode, RGB-gun mode, concurrent mode.
Hardware features: 1–16X zoom, pan, scroll and split screen.

Actual screen image shown with hardware zoom enlargement of detail. Image courtesy of 3M/Artronics.
The real shame would be missing semicustom's benefits, just because no one showed you how easy it is.

Already, you know enough to get started.

If you design with off-the-shelf parts and breadboards, you can design gate arrays and standard cell circuits. Your thought process will be exactly the same.

We can take your logic, certainly, and deliver a finished product. But without too much effort, you can do any part of the design you like — or all of it. Just a few days learning your workstation and Gould AMI's cell libraries, and you're on your way.

We can provide training, too. Even a workstation with full-time assistance at one of Gould AMI's convenient design centers. And of course, we'll complete any work you prefer not to do.

Put your breadboards away.

For details on our full line of semicustom products and services, call (408) 554-2311. Or write: Breadboards Anonymous, Semicustom Products Marketing, Gould AMI Semiconductors, 3800 Homestead Road, Santa Clara, CA 95051. You might surprise yourself.

Breaking The Barriers to Semicustom ICs.
Erasable Programmable Logic Devices Implement A Variety Of Functions

by Clive McCarthy, Altera Corp.

Engineers can quickly design digital circuits with erasable programmable logic devices (EPLDs). This second installment in a two-part series describes the design process; part 1, which appeared in Digital Design, August 1985, focused on the technology and internal structure. Using today's development tools, designers can enter a schematic or netlist description of the circuit, and the software will automatically convert it into a form suitable for an EPLD. With Altera's solution, a programming unit attached to the IBM PC or compatible lets users program the EPLD immediately. The whole design process is streamlined — from creating a circuit to making any needed changes in the device program.

As described in part 1, an EPLD is an AND-OR array composed of EPROM transistors. Designers program this array to create the desired digital logic function. Although most of the EPROM array's programming bits implement combinatorial logic functions such as AND, NAND, XOR and NOR, a few bits are used to configure the architecture of the chip. For instance, several bits might control feedback paths and flip-flop connections.

Altera's EPLDs are divided into sections called macrocells. Figure 2, a macrocell from the EP1210, shows how the EPROM array feeds a sum-of-products signal to the flip-flop. However, the signal does not have to go to the flip-flop. By programming an appropriate bit, designers can route the sum-of-products through a multiplexer and to an I/O pin or through a latch and to another multiplexer that can then feed the signal back into the EPROM array. With this feedback flexibility, designers can connect the signal to the input of another macrocell. Different programming choices configure the EPLD to perform various functions.

The elements shown in Figure 2 comprise only a small section of the EP1210. It has 28 macrocells, including four buried state registers, for an equivalent gate count of more than 1200 gates. To increase design versatility, EPLDs such as the EP1210 incorporate buried registers and a programmable clock option. The buried registers do not connect to I/O pins; instead, they serve as internal feedback elements and thus conserve the flip-flops in I/O cells for functions that must connect to I/O pins. The programmable clock permits the designer to select the clocking signals that enable the EPLD's input latches and flip-flops.

Automated Design Support

Despite the myriad configuration options offered by EPLDs, it is not necessary for the designer to manually choose how each bit will be programmed. Altera's A+PLUS development software automatically fits a design into a given EPLD. The only element of the EPLD development process (Figure 3) that demands a great deal of attention from the designer is entering the design.

To accommodate a wide range of design needs, A+PLUS provides three ways to enter a design: schematic capture, Boolean equation entry and netlist entry. The first two methods are accomplished through a CAE program that does not require the user to learn special EPLD methods; a graphics-oriented program allows netlist entry. The user can choose either Personal CAD Systems' (San Jose, CA) PC-CAPS or FutureNet's (Chatsworth, CA) DASH-2 for design entry, and both programs work as they would for any type of circuit design.

Unlike a conventional TTL circuit design, an EPLD design using A+PLUS involves special output configurations. For...
schematic capture, these appear in the A+PLUS device library as preconfigured elements whose parts consist of common logic symbols such as NAND, NOR, AND, XOR and flip-flop. A mouse can be used to select these elements from an on-screen menu and place them anywhere in the circuit. The designer is not burdened with how the EPLD will be programmed to make the design possible.

In some cases it is easier to specify a logic function with Boolean equations than to create the actual circuit. In these instances, logic equation macros are combined with other schematic elements in the same diagram or block. The designer specifies only the number of inputs and outputs the blocks should have. The appropriate Boolean equations are then entered to define the functional relationships among the block's I/O lines. A+PLUS then treats this block as it would any other logic function.

The third alternative for entering a design is to specify a net-list. This is especially useful when a hand-drawn schematic has already been created on paper. An A+PLUS program, NetMap, simplifies this entry job by using graphic logic symbols and prompting the user for each input in a circuit. For example, if a 4-input NOR gate is specified, NetMap displays the symbol and prompts the user for input and output connections.

**Automatic Functions Assume The Implementation Burden**

Once the circuit is entered into the development system, the designer's task is virtually complete. A+PLUS automatically optimizes the design via logic minimization techniques and matches the design's requirements with the EPLD's architecture. Software then converts the design to a JEDEC file that drives an EPLD programming unit. The designer can opt to control the minimization step if special circumstances make this necessary, but otherwise the software handles the entire process.

The minimization procedure converts combinatorial logic to sum-of-products form, then reduces that form to its simplest logical equivalent. Any combinatorial logic can be reduced to a two-level equivalent if the available gates have enough inputs. The effective AND gates configured by an EPLD's EPROM array have an enormous number of inputs, 64 in the case of the EPI210. Logically inverting functions through the automatic application of de Morgan's theorems also aids the minimization process. For example, a 12-input OR is logically equivalent to a 12-input AND whose output is inverted. Because an EPLD permits the output polarity to be selected, the OR function is defined by simply inverting the AND. The benefit in considering the inverse function is that a 12-input OR might not be available in a target EPLD, whereas 12-input AND gates would be abundant.

The obvious advantage of minimizing logic to a two-level sum-of-products form is that the functions can match an EPLD's structure. Moreover, the procedure reduces the number of gate delays a signal encounters. For example, if a designer creates a circuit using four levels of gates and minimization reduces the circuit to two levels, the total propagation delay has been cut in half.

Although the form of the design after minimization matches an EPLD's structure, fitting the design into the EPLD is not necessarily a trivial undertaking. To use the EPLD's resources efficiently, the software must try a variety of layouts. Because some macrocells have more product terms than others, A+PLUS attempts to fit small functions into macrocells with fewer product terms. I/O pin requests made by the designer may limit the program's layout choices.

When the fitting is complete, the software translates the results into a standard JEDEC programming file. A+PLUS

![Diagram](image-url)
Quite frankly, this processor just doesn’t hold water.

Or chemicals, or solvents, or anything else that makes a mess or wastes time
It’s a totally dry processor for 3M Dry Silver Papers and Films. There’s nothing in it that needs to be mixed or can spill or stain. Just heat. And it can process all kinds of electro-optical images in as little as four seconds.

But there’s more than speed and dry instant processing to 3M’s improved Dry Silver Papers and Films. Perfect for a wide range of imaging applications, 3M Dry Silver systems offer:

- Spectral sensitivity compatible with most commercially available electro-optical sources.
- Photographic quality and resolution similar to wet-process materials.
- Sufficient sensitivity to handle faster writing rates or low energy light sources.

3M Dry Silver Papers and Films hold nothing but opportunity for you
Faster access to high quality, permanent hardcopy images is an advantage anyone involved in optical recording can appreciate. And now you can have access to the time-saving proprietary technology of 3M Dry Silver processing for your own systems. We offer over 20 years of experience in dry silver media development and associated thermal processor hardware to our OEM partners. Together we can make your imaging future much brighter.

Contact us today and discover the opportunities 3M Dry Silver systems hold for you.

Faster access to high quality, permanent hardcopy images is an advantage anyone involved in optical recording can appreciate. And now you can have access to the time-saving proprietary technology of 3M Dry Silver processing for your own systems. We offer over 20 years of experience in dry silver media development and associated thermal processor hardware to our OEM partners. Together we can make your imaging future much brighter.

Contact us today and discover the opportunities 3M Dry Silver systems hold for you.

Faster access to high quality, permanent hardcopy images is an advantage anyone involved in optical recording can appreciate. And now you can have access to the time-saving proprietary technology of 3M Dry Silver processing for your own systems. We offer over 20 years of experience in dry silver media development and associated thermal processor hardware to our OEM partners. Together we can make your imaging future much brighter.

Contact us today and discover the opportunities 3M Dry Silver systems hold for you.

Imaging Systems Division/3M
223-2SW 3M Center
St. Paul, MN 55144-1000

3M hears you...

Circle 32 on Reader Inquiry Card
simultaneously generates a utilization report that describes how the EPLD's resources have been used. The report includes a pin layout for the device and a list of used and unused resources—information that can be used by the engineer to determine whether it is practical or possible to add more functions to the design. Run on a partially completed schematic, A+PLUS will also determine whether the design fits in a specific EPLD.

Users who want a more interactive way to view the EPLD implementation can employ a program called LogicMap II. Its primary purpose is to program the parts, but it also reads a JEDEC file and graphically displays the configurations of the EPLD's macrocells. Working at three levels of detail, designers can see the structure of the EPLD's overall blocks, its macrocells in block form and its macrocells in matrix form (Figure 1). LogicMap also permits changing of the design at this bit level, a capability that is especially useful for reading and revising the contents of a programmed EPLD.

The hardware needed to perform all development steps is an IBM PC or compatible computer; with a programmer, the system can implement the EPLD immediately. A+PLUS simply downloads the JEDEC file to the programmer. Although the entire A+PLUS implementation process encompasses many tasks, it usually requires only a few minutes from start to finish. Minimization and design fitting can take longer in some cases.

**Testing Considerations**

A primary benefit of erasable technology is that it permits complete testing of all devices by the manufacturer. This is a sharp contrast to fuse-programmable PLDs, which cannot be fully tested because of the destructive nature of programming. Since fuse PLDs cannot be erased and reprogrammed, it is impossible to know ahead of time whether any specific bit will program correctly. One consequence is that the testing burden falls primarily on the shoulders of the device programmers. Each time engineers create new designs using these parts, they must also generate test vectors. On the other hand, after an EPLD has been tested by programming, the device can be erased and thus made ready for normal use.

Because EPLDs have been thoroughly tested by their manu-
When color is the question...

We tell it like it is

High technology instrumentation for spectroradiometry, photometry and colorimetry:
Pritchard® spectral and spatial scanning SpectraRadiometer™ systems.
SpectraScan® fast spectral scanning SpectraRadiometer system.

For your own 17" by 22" poster of the Chromaticity Curve shown above, write to us on your company letterhead at the address below.

PHOTO RESEARCH®
The Light Measurement People™
Division of Kollmorgen Corporation

AUSTRALIA EFT PTY LTD Ph. 658-5122 858-5200 • CANADA OPTIKON CORPORATION Ph. 519-885-2531 • FRANCE MICRO GISCO Ph. 670-1158 • HOLLAND INTECH-MIJ BV Ph. 020-56-96-611 • WEST GERMANY OPTIMA VERTRIEB Ph. (02122) 67352 • JAPAN KYOKKO TRADING COMPANY Ph. 03-586-5251 • U.K. MILLECRON INSTRUMENTS LTD Ph. 707-4844 • INDIA PHOTONICS INTERNATIONAL Ph. 366665 • ISRAEL DELTA FILM LTD. Ph. 052-55722 • SWEDEN SAVEN AB Ph. 315-81 • EUROPEAN HEADQUARTERS LUZERN, SWITZERLAND PHOTO RESEARCH Ph. 041-4690-89
discrete TTL devices also reduces propagation delays.

A major EPLD advantage over TTL is that only a few EPLDs need to be inventoried to implement a large number of logic functions. When an application demands a specific function, an on-the-shelf EPLD can be programmed in minutes. In contrast, keeping a comprehensive inventory of TTL-based logic functions demands that users stock dozens of different device types.

EPLDs implement a variety of logic functions using their sum of products matrix and selectable inversions. Figure 4 illustrates the formation of the five basic logic functions. The unused product terms in the AND and NOR are programmed to always equal ZERO, and the NAND and NOR use logical inversion to create functions whose final outputs are inverted. In EPLDs such as the EP310 and EP210, which permit output inversion, it is not always necessary to use logical inversion to implement NANDs and NORs; Figure 5 shows another possible approach.

More complex logic functions are implemented by using feedback within the EPLD. For example, an EP310's D-type flip-flop can emulate any other type of flip-flop by using feedback to an appropriate combinatorial logic function (Figure 5). Each of the four types has a different feedback configuration in the device's I/O cell.

The same versatility that allows an EP310 to implement a wide variety of logic functions gives the device the ability to replace all commonly used 20-pin PALs. As with TTL replacement, EPLDs offer the advantage of stocking one generic device to perform the same function as 18 different PALs. There are also functional benefits to using the EPLD such as synchronous set and preset and performance advantages such as lower power consumption. Finally, unlike the fuse-programmable parts, EPLDs can be erased and reprogrammed.

Implementing most of the 20-pin PALs is a simple matter of programming the EP310's I/O cell to provide a nonregistered connection from the memory array to the output pins. Selectable output inversion gives the EPLD a great deal of flexibility in these functions. The ability to program the EP310 to provide registered functions allows this device to implement all the remaining output configurations offered by 20-pin PALs.

Future Developments

Where do EPLDs go from here? An obvious answer is that they will incorporate increasing numbers of gates. Currently available devices already provide more than 1200 equivalent gates, and that number will probably increase to 3000 gates over the next few years.

Probably more exciting than the sheer numbers of equivalent gates is the increasing versatility of EPLDs. Future architectures will make the gates in the devices more useful. For example, instead of using feedback to the EPLD's memory array to configure flip-flops, EPLDs will provide flip-flops that can be programmed to directly act as D, J-K, T or S-R types.

In performance areas, future EPLDs will improve in both speed and power consumption. Using proven CMOS technologies, shorter propagation delays will result, and ongoing refinements in feature geometries promise continued speed improvements. As for power consumption, expect EPLDs to reach the "zero-power" standby level offered by some EPROMs. Attaining this in EPLDs is more difficult than in EPROMs because the EPLDs' programmable architecture must stay "awake" and ready for an input even in standby. This barrier can be overcome with the result that zero-power EPLDs will be able to operate at TTL speeds with miniscule amounts of current.

The benefits offered by erasable CMOS technology have become obvious even to bipolar PLD manufacturers; some are expected to introduce CMOS devices of their own. In coming years, EPLDs will take over bipolar PLD applications as EPLD benefits such as lower cost, lower power consumption and greater versatility become more widely known.

The impact of EPLDs on logic design cannot be overestimated. The heretofore unheard of ability to program a circuit design into a single device in a few minutes has changed the way designers must think about logic functions. These functions are no longer represented by discrete devices that are taken off the shelf and wired into a circuit board; they are symbols that can be manipulated at will and made physical only when required.

Alternatives such as gate arrays promise the same capability, but the up-front expense and long development time associated with semicustom and full custom devices limits them from some applications. In today's fast-changing market, logic devices must meet designers' requirements for fast turnaround and the ability to modify designs easily in the face of evolving needs. EPLDs offer an elegant way to meet those requirements.
Designing new equipment that features thermal printing? Work with us.

Not only can we keep things quiet, chances are we've already solved some of your design problems on paper. Appleton Thermal Paper, of course.

As leaders in thermal paper research, our chemists have developed a wide range of thermal paper grades with various temperature sensitivities. In fact, the design problems you're seeing on paper might be eliminated by using one of our papers.

So, if your new model hasn't left the drawing board yet, work with us. We can keep your project as quiet as the paper it uses.
Electronic Imaging '85:

by Andrew Wilson, Sr. Technical Editor

When the second International Electronic Imaging show opens its doors next month, over 2500 attendees will view over 400 products packed into 150 booths. The show, to be held October 8-10 at the Boston Sheraton, will feature products ranging from image capture devices, image processors and image displays. At the same time, the Electronic Imaging conference will discuss the latest developments in imaging technology. Cosponsored by the IGC, SPSE and Digital Design, the conference will be divided into technical and application sessions. The technical papers will cover design philosophies and the application sessions will range from intelligent vision systems to medical imaging systems. Coupled with the conference, 12 three-hour minicourses will include solid-state image sensors, flat-panel displays, optical disks and image processing.

Image Capture

Probably the most important element in any imaging system is the component used for detecting an image. Over the last few years, detector technology has been moving from tube-based to solid-state designs. The reasons for this change have been the poor spatial fidelity, grey scale quality and low-resolution of tube devices.

For applications in remote sensing instruments, RCA Advanced Technology Labs (Moorestown, NJ) will discuss a buttable four spectral-band (4 \times 5120) linear format CCD and a buttable, two spectral band (2 \times 2560) linear format short-wave IR CCD, developed under NASA funding. According to the author, J. Tower, the visible CCD provides high S/N ratio and a high MTF in the red region. And the SWIR device provides high uniformity and excellent MTF in the SWIR band.

A 64 \times 64 frame transfer image sensor, developed for machine vision applications, will be described by George Brody of RCA (Lancaster, PA). The pixel size is 20 \times 20 microns in both imaging and storage regions, allowing imaging on both registers for strobed imaging or for integration times that are very long compared to the field readout time. A second frame transfer device will be presented by Toshihiro Furasawa of Sanyo Electric's VLSI Manufacturing Division. The device which will be described is a 600 (H) \times 502 (V) area array capable of television-quality resolution.

Philips Research Labs (Eindhoven, The Netherlands) will describe a high-density frame transfer CCD, which was first announced at the International Electron Devices Meeting in San Francisco last year (Electronic Imaging, February 1985, p. 12). The “Accordion” CCD has a 588 \times 604 resolution and is available in color (NXA1020) or monochrome (NXA1010). The design allows the number of vertical direction pixels to be doubled without any increase in chip size. This is achieved by a transport mechanism which enlarges the CCD cells from two to four electrodes (analogous to the stretching of an accordion). Digital shift registers drive this mechanism.

For applications in X-ray and UV imaging, a 32 \times 32 element CCD with 28 \mu m pitch sensors has been developed at the Naval Research Laboratory in Washington, DC. In operation, back-
side illumination is necessary because the UV photons have a small absorption length in silicon of about 100 Å. In frontside illuminated CCDs, these photons are absorbed in the poly-silicon and oxide layers covering the substrate. As this does not occur with backside illuminated CCDs, good quantum efficiency is obtained in both the UV and the soft x-ray region.

Very large format multimode imagers will be the subject of a paper from Texas Instruments (Dallas, TX), which were originally announced at last year's IEDM. Representatives from TI will describe the development of a prototype CCD imager which features a format of 800 x 800 pixels. The device, which can be read through single or dual output, can be read as a single full-frame 800 x 800 image, as two full-frame 400 x 800 images, as a frame transfer 800 x 400 image or as two full-frame transfer 400 x 400 images. TI claims it has demonstrated a fast parallel transfer rate for frame store operation of 3 MHz with the device. In addition to the devices described, researchers from Oki (Tokyo, Japan), General Electric (Schenectady, NY), Mitsubishi (Itami, Japan) and RCA (Princeton, NJ) will describe advancements in other areas of solid-state sensor technology.

On the floor of the exhibit hall, many manufacturers will demonstrate cameras, systems and image capture detectors for a number of applications. At the Pulnix America (Sunnyvale, CA) booth, a range of cameras will be demonstrated, including the TM-34K and 36K series of interline CCD-based products. Specifications for the cameras include 384 x 491 detectors, RS-170 output, 280 x 350 (V) resolution and a minimum illumination of 3 lux. The company will also show a light-intensified camera, the DN-5034, which can be used in applications requiring either daylight or starlight illumination. A microchannel plate image intensifier is used in the camera which is lens coupled to the CCD camera. Two versions of the camera are currently offered by the company; the DN-5000 series, which includes a control circuit to allow operation from 105 lux to 10-31 lux and the NV-3000, which features a manual gain control and is designed for low-light use only.

A solid-state shuttered camera will be the highlight of the booth at Xybion Electronic Systems Corp (San Diego, CA); the SVC-09 will be shown capturing images as fast as every 1/10,000 of a second. The MOS-based camera features adjustable exposure rates from 1/500 to 1/10,000 of a second and produces standard IV pk-pk, 75 Ohm video output. The company will also show a high-speed, black-and-white camera, an intensified solid-state video camera and a multispectral solid-state video camera.

VSP Labs (Ann Arbor, MI) will show a solid-state based camera using a CCD of 604 x 576 detectors. Because of the high pixel density of this array, a proprietary video circuit was developed by the company to format it into a 1:1 aspect ratio, allowing a true 512 x 512 image to be captured. In addition, the SC500 camera uses a pixel oscillator with synchronization correction circuitry to ensure horizontal pixel positioning accuracy.

Expanding the resolution even higher (albeit by tube-based methods) will be the theme of the product demonstration at the MTI (Michigan City, IN) booth. The company's 65 series of...
television cameras, which feature an up-to-1100 line resolution, will be on show along with a range of low-light level television cameras and severe environment television cameras. Whatever the EM region to be scanned, the EI show will provide a forum for both manufacturers and buyers to air their opinions on the state of detector technology.

Once images have been detected, the problem of processing them to extract useful information remains. Therefore, a major part of both the Electronic Imaging show and technical discussions will center on the problem of image processing and pattern recognition as it applies in applications ranging from medical diagnostic imaging to machine vision.

**Image Processing**

Of the 13 technical sessions to be held at this year's show, four will be dedicated to image processing and image processing systems. Application sessions will address the problems of intelligent vision systems, array processors for the VAX and MicroVAX, medical imaging and applications of image processing systems. Subjects covered will range from image processing software to ICs designed primarily for image processing.

Parallel-type computer architectures will be the thrust of many of the papers on image processing as these systems can be used to implement many image processing functions very rapidly. One example of an algorithm inherently suited for multiprocessors is the Burt pyramid which will be described by Roger Bessler of RCA David Sarnoff Research Center (Princeton, NJ). The algorithm provides a band-pass image structured representation similar to that in the human visual system and can be used for television image processing, enhancement and coding and restoration.

Parallel processing will be the theme of a paper from Datacube (Peabody, MA). Dave Erickson and Shep Siegel will explain the benefits of the company's Maxvideo boards (*Digital Design*, June 1985, p. 42). The VME-based boards are composed of Digimax, an analog to digital converter; Framestore, a storage module with three $384 \times 512 \times 8$-bit frame stores on a single VME card; VFIR, a linear pixel processor; SNAP, a systolic neighborhood array processor operating on a $3 \times 3$ kernel; Featuremax, a real time histogram and feature list extractor and Max-SP, a general-purpose signal processor module.

Implementing an image processor on a chip will be discussed by Mitchell Chase of NEC. Describing the 7281 from NEC (Natick, MA), Chase will discuss how the architecture of the chip differs from traditional von Neumann designs (*Electronic Imaging*, December 1984, p. 42). The chip, the Image Pipelined Processor, employs dataflow techniques on a circular pipeline to avoid the shortcomings of von Neumann machines. Chase will describe image processing systems based on multiple 7281s and provide processing examples.

At Logica (Los Angeles, CA) a high-speed development system for image processing has been developed. Michael Kayat will present details of the company's Vista-IPS image processing software and how specific systems have been implemented using an array processor from Floating Point Systems (Portland, OR) coupled with Logica's frame store.

In another paper, Kayat will discuss an image processing research system designed to help users carry out a multistage development cycle consisting of experimentation, design, assessment and implementation of an image processing algorithm. An example of such a development will be given for an infrared application. Aside for being exhibited on the floor, PC-based image processing systems will be discussed in a paper from Media Cybernetics (Takoma Park, MD). The paper will cover device-independent imaging tools and transportable image formats as well as highlighting the company's own imaging software, Dr. Eye. At the exhibition, many manufacturers will present displays of imaging functions being carried out at high speed. Being one of the target markets for the array processor, no less than seven array processor manufacturers will take to the floor.

Many board-level manufacturers will show imaging boards compatible with Multibus, VMEbus, PC and other formats. Start up Recognition Technology (Holliston, MA) will choose the show to exhibit its range of analog subsystems, digital storage units and pipelined pixel processors for both the VMEbus and Multibus (*Electronic Imaging*, March 1985, p. 14).

Data Translation (Marlboro, MA) will also use the show to introduce a range of VME and Q-bus products, following the success of the company's initial imaging board, the DT2803, an IBM PC-compatible frame grabber which can be used in conjunction with the SKY320PC coprocessor from Sky Computer (Lowell, MA). The new boards consist of a frame grabber for the Q-Bus (the DT2651), an arithmetic coprocessor for the Q-Bus (the DT2658), a frame grabber for the VMEbus (the DT1451), an arithmetic coprocessor for the VMEbus (the DT1458) and two boards for the IBM AT consisting of a frame...
You already know the other members of our PCVISION family: The PCVISION Frame Grabber... The first image processing hardware for the IBM PC. ImageAction... The first user-friendly image processing software for personal computers. Now we are pleased to introduce the newest addition to the family:

The FG-100-AT

The first image processing hardware module designed specifically for the IBM PC AT. The FG-100-AT is the only board on the market that takes full advantage of the speed and expanded capabilities of the IBM PC AT. It gives you all the power and flexibility of the PCVISION Frame Grabber, and includes:

- 12 bit-planes of frame memory
- Real-time arithmetic and logic processing (summation, subtraction, averaging, etc.)
- Extensive graphic overlay capabilities
- Hardware pan, scroll, and zoom
- Memory access to eight pixels simultaneously

To find out how the FG-100-AT can provide your personal computer with the high-performance image processing capabilities of systems costing much more, call our Sales Department at any of the numbers listed or write. Dealer inquiries are invited.

Leaders by Design

IMAGING

Imaging Technology Incorporated
600 West Cummings Park, Woburn, MA 01801
(617) 938-8444  Telex 948263

Southern California Office  (714) 960-7676
Northern California Office  (408) 749-9313
Midwestern Office  (313) 855-2680

© 1985 IMAGING TECHNOLOGY INCORPORATED
PCVISION™ and ImageAction™ are trademarks of Imaging Technology Incorporated.
IBM is a registered trademark of International Business Machines Corporation.

Circle 72 on Reader Inquiry Card
gr.abs (the DT2851) and an arithmetic coprocessor (the DT2858). Designed by John Fierke of Data Translation, the frame grabbers feature 512 × 512 frame buffers, except for the DT2603, a lower cost version for the Q-bus which has a 256 × 256 buffer.

Frame stores will also be a feature at the Toko America (Mt. Prospect, IL) booth where the company will show the DR72 Microfreezer, a video memory system for recording and playing back monochrome video images. Two versions of the unit are currently available: the DR72-1, a single frame store, and the DR72-2, a dual frame store with dual video outputs. Specifications of the Microfreezer include 512 pixel/line resolution, 7-bits per pixel and a 10 MHz sampling rate. The company will also show a high-speed stroboscopic video inspection system called the SK1600X Flascope. Using a 2 μsec stroboscopic flash, images are captured by a monochrome CCD camera and sent to a video frame store.

PC-image processing will be the highlight of many of the booths at the show, with over half a dozen exhibitors of frame grabbers, frame stores and coprocessing products. Among these will be New Media Graphics (Burlington, MA) with the GraphOver, a two board set for the PC, XT and AT. The systems allow users to produce an interactive video system controlling video disk playback and superimposing 640 × 400 graphics on video backgrounds. Chorus Data Systems (Hollis, NH) will demonstrate a frame grabber, the PC-Eye, working in conjunction with the Revolution graphics boards from Number Nine Computer (Cambridge, MA). Other personal computer-based vision boards will be the IVG128 frame grabber from Datacube and the PCVision System from Imaging Technology (Woburn, MA).

Figure 3: The GraphOver two-board set for the IBM PC from New Media Graphics allows 640 × 400 graphics to be combined on a video background.

Figure 4: The SC500 CCD-based camera from VSP Labs is capable of digitizing images up to 512 × 512.

Image Display

Image display is, perhaps, the most overlooked group of technologies in the electronic imaging process. Covering both hardcopy and non-hardcopy devices, many different technologies exist to produce images for display. Of these, the most popular are monitors capable of producing high-resolution images. In hardcopy systems, processes range from plotter systems, laser-based printers, thermal transfer devices to electrostatic printers. Each technology has found a specific market depending on the application to which the output device is put. At the Electronic Imaging show, two technical sessions will be devoted to hardcopy technologies, with a third examining the latest developments in display technology.

In the first of these sessions, Shinichi Itoh of Oki Electric will describe a color image printer designed to reproduce TV pictures in under one minute. The printer uses a thermal transferring device which uses a thermal line head of 1024 dots/line with a 400 line/in resolution. Itoh will also discuss several techniques to obtain high-quality images for television-type images. In the same session, Peter Crean of Xerox (Webster, NY) will describe a color page printer using ink-jet technology. Using Rayleigh-stimulated deflected inkjets, the system uses four jets combined into a monolithic print-head. Crean will examine print quality, color gamut, resolution and printing rate using this technology.

Koichi Takiguchi of Fuji Xerox (Kanagawa, Japan) will present a third variation of hardcopy technology—the laser printer. In his paper, Takiguchi will discuss the optimization procedure of beam diameter and laser power for high-resolution laser printing using the conventional Xerox process.

Wrapping up the first hardcopy session will be a new development from the Tappan Printing Company in Tokyo, Japan. Niro Watanabe of Tappan will discuss the development of a new recording medium that forms a permanent image by means of thermal development and fixing in UV light.

Further details on this year's Electronic Imaging show and convention can be obtained from Ed Martin at (800) 223-7126.

How useful did you find this article? Please circle the appropriate number on the Reader Inquiry Card.

Very Useful ........................................... 607
Useful ................................................ 608
Somewhat Useful ................................... 609
With the OMNI 2000 GDS you can select the simplicity of monochrome or the sophistication of 24 to 30 plane true color imaging. Or any combination in between.

When you are seeking modular expandability and high performance in an open architecture, the OMNI 2000 GDS is your graphics display subsystem.

**Open Architecture Graphics**

Our OMNI 2000 GDS provides the high performance and reliability of the MULTIBUS II advanced architecture. Electrical and logical compatibility with the iPSB and iLBXII buses are supported fully. Additionally, DMA, programmed parallel I/O and RS-232 interfaces provide extraordinary integration flexibility and cost containment.

**Without Compromise**

Omnicomp knows that system integrators and OEMs appreciate upwardly compatible command sets and component modularity because these features facilitate software implementation and accommodate technological advances. Not compromises. Buy only what you need. Avoid irrelevant, costly frills.

**Ten Megapixels Per Second Under $10,000**

The OMNI 2000 GDS provides vector draws and polygon fills at a sustained rate approaching 10 megapixels per second which translates to 200,000 random vectors per second. Tasks, such as rectilinear fills, are accomplished at a rate of 40 megapixels per second. With optional floating point capability, cubic curves are generated at a rate of 100,000 points per second.

With the graphics depth buffer option, surface shading and hidden surface elimination can be accomplished at a rate of 2 megapixels per second. And that's just the beginning.

If you need megachrome graphic building blocks for your applications, contact: Omnicomp Graphics Corp., 1734 West Belt North, Houston, Texas 77043, (713) 464-2990, Telex: 285801 OMNICO UR
VICOM. The Power and Technology of our Workstation belongs in your PACS Network

VICOM, for the PACS architect who's building the best. When you learn about the VICOM family of modular image consoles, we're confident that you'll want VICOM as an integral part of your design. Please call us so we can tell you why.

Vicom Systems, Inc., 2520 Junction Avenue, San Jose, CA 95134. Tel: (408) 946-5660 or (800) 538-3905. Telex 171603 VICOM SYS

For Immediate Interest Circle 36
For Information Only Circle 50
Image processing applications development typically requires a series of numerically intensive vector operations. These operations include vector ratio, vector addition and subtraction and more complex two-dimensional operations such as convolutions, Fourier transforms, and gradient filtering. For most applications programmers, writing code for these algorithms is time-consuming as well as difficult. The routines are also hard to test and debug.

To reduce this coding requirement, Quantitative Technology Corp. (QTC) (Beaverton, OR) has introduced the Math Advantage, a library of preprogrammed core algorithms in both Fortran and C. These routines are specifically designed to assist software engineers developing image processing systems and other numerically intensive applications. By using preprogrammed algorithms instead of writing original code for these complex mathematical functions, engineers working in an applications development environment can concentrate on problem solving and be more productive.

IMPROG, a Fortran program, is a very simple example of how Math Advantage routines can be incorporated to perform image enhancement. The purpose of the program is to enhance the edges of objects within a two-dimensional image, as might be obtained from a satellite imaging system. Edge enhancement is required to make objects within the images appear sharper for easier identification. IMPROG separates the image data into high-frequency and low-frequency components so that the high-frequency data can be filtered to improve the signal-to-noise ratio. The edge-enhanced high-frequency data is then recombined with the low-frequency data to provide a complete image with good resolution. Figure 1 is a simplified flow diagram of the process, and Figure 2 is a condensed version of the FORTRAN program.

Initially, the program defines space for the image arrays and the convolution operator. In this example, the arrays are square, but the Math Advantage handles rectangular arrays as well. The typical array size for image processing applications is 512 x 512 pixels; the convolution operator is typically 5 x 5 or 7 x 7. With the Math Advantage, both parameters are variable under user control; however, the better filtering capability of a larger operator must be balanced against the processing speed requirements for the specific application.

CALL VFLOAT (INSIG, 1, SIGNAL, 1, NSIG*NSIG)

Once the inputs are defined, the VFLOAT, a Math Advantage routine, is called to float the integers from the input matrix. This step is required because Math Advantage routines are designed to operate on real (floating point) numbers. INSIG represents the integer input array, while SIGNAL is the floating point output array. The term NSIG*NSIG defines the number of pixels in those arrays.

CALL VCLR (LOFREQ, 1, NSIG*NSIG)

After floating the input matrix, the program calls another library routine, VCLR, a vector clear algorithm to clear the low-frequency array (LOFREQ) since the outermost rows and columns of the input matrix will be left unchanged during the subsequent 2D convolution.

CALL CONV2D (SIGNAL, NSIG, IRB, IRB, NCONV, CONVOP, OPSIZ, *OPSIZ, IIB, LOFREQ, NSIG, IRB, IRB, 0)

The next operation is a 2D convolution to separate the high- and low-frequency components.
The trouble with most image processing systems is the time it takes to get them up and running. The time you spend writing complex applications-specific software and custom drivers, learning user-hostile operating systems, and so on.

**WE START AHEAD.**

**SO YOU STAY AHEAD.**

Kontron image processing systems start with a built-in advantage: more than 140 man-years of internally-developed software. Far more than our competition.

So you can get your application up and running faster. With lower up-front costs.

**THE COMPETITION'S STILL PLAYING CATCH-UP.**

While most image processing companies are reluctantly moving from 512 x 512 resolution to 1024 x 1024, we've always offered pixel processing on images ranging from 256 x 256 to 4096 x 4096.

While others are expanding their RAM image memory to the 16MB we've offered for over 2 years, we're moving to 128MB with real-time image dump, which is essential for such applications as scene analysis.

And of course we have real color processing and real-time image processing available now.

**WE'RE FLEXIBLE.**

Kontron systems can be configured any way you need them. Standalone. Or with a VAX® interface. Or as a development system with a 68000® host and UNIX® operating system.

---

**ELECTRONIC IMAGING**

**PROGRAM IMPROG**

```
INTEGER NSIG, OPSIZ
PARAMETER (NSIG=512, OPSIZ=7)
REAL SIGNAL (NSIG, NSIG), LOFREQ (NSIG, NSIG), HIFREQ (NSIG, NSIG),
& EDGEFRQ (NSIG, NSIG), CONVOP (OPSIZ, OPSIZ)
INTEGER INSIG (NSIG, NSIG), OUTSIG (NSIG, NSIG)
CALL VFLOAT (NSIG, NSIG)
CALL VCLR (LOFREQ, 1, NSIG*NSIG)
CALL CONV2D (SIGNAL, NSIG, IRS, IRS, NCONV, NCONV,
& CONVOP, OPSIZ, OPSIZ, IRS, IRS, IRS, IRS, LOFREQ, NSIG,
& IRS, IRS, 0)
CALL VSUB (SIGNAL, 1, LOFREQ, 1, NSIG*NSIG)
CALL VCLR (EDFREQ, 1, NSIG*NSIG)
CALL GRAD2D (HIFREQ, NSIG, 2, 2, EDFREQ, NSIG, 2, 2,
& NSIG-2, NSIG-2)
CALL VADD (EDFREQ, 1, LOFREQ, 1, SIGNAL, 1, NSIG*NSIG)
CALL VSOCFX (SIGNAL, 1, SCALE, OFFSET, LOWLIM, UPLIM,
& OUTSIG, 1, OUTSIG, 1, NSIG*NSIG, 0)
END
```

Figure 2: In this simplified Fortran program of IMPROG, arrays and dimensions have been given arbitrary names to reflect their purpose in the program.

---

low-frequency data. The 2D convolution is typically used to attenuate unwanted signals: in this instance, it is used to improve the signal-to-noise ratio. The input data is convolved with the convolution operator, which acts as a filter, leaving only the low frequencies (LOFREQ) in. The 2D convolution is a multiply and sum operation where one output value is produced for each position of the operator. All the elements in the operator matrix CONVOP are multiplied by the corresponding values of the signal matrix. The products are summed and the result stored in the result matrix, LOFREQ. Figure 3 shows a comparison between one-dimension and two-dimension convolutions. The large number of arguments in the CONV2D call allows flexibility to handle positioning within the matrices and non-square matrices. The argument SIGNAL refers to the input array of floating point data. CONVOP is the convolution filter array; LOFREQ is the output of the low-frequency array. The other arguments represent array dimensions and positions.

```
CALL VSUB (SIGNAL, 1, LOFREQ, 1, HIFREQ, 1, NSIG*NSIG)
```

After convolving, the VSUB (vector subtract) routine is called to subtract the low frequencies from the input signal to get the high-frequency data (HIFREQ).

```
CALL VCLR (EDFREQ, 1, NSIG*NSIG)
CALL GRAD2D (HIFREQ, NSIG, 2, 2, EDFREQ, NSIG, 2, 2,
& NSIG-2, NSIG-2)
```

To enhance the edges, a gradient operation is then performed on the high-frequency data. First, the edge-enhanced array (EDFRQ) must be cleared since the outermost rows and columns will be left unchanged by the gradient operation. VCLR is again called, followed by GRAD2D, which applies the maximum gradient filter to the high-frequency data.
CALL VADD (EDFRQ, I, LDFREQ, I, SIGNAL, 1, NSIG*NSIG)

After the gradient filtering, the edge-enhanced high frequency (EDFRQ) is recomposed with the low-frequency (LDFREQ) data using the vector add (VADD) routine from the library.

CALL VSOCFX (SIGNAL, I, SCALE, OFFSET, LOLIM, UPLIM, OUTSIG, 1, OUTSIG, 1, NSIG*NSIG, 0)

To display the image, the data is scaled, an offset is added and the data is matched to a legal range. The output is also converted to integer form. To accomplish these operations, the vector offset, clip and fix (VSOCFX) routine is called from the library.

Using the Math Advantage library routines, instead of writing code for the algorithms in this example, saves the user time and effort. To duplicate the code presented by the algorithms called, the average software engineer or programmer would have to write 150-200 lines of FORTRAN. In addition to the large amount of time required to reproduce the code, the user would have to perform extensive testing on the original code to ensure correct results. The complexity of these particular algorithms makes such testing and debugging difficult. In contrast, the Math Advantage routines have been tested for accuracy and were designed to optimize the performance of most high-speed architectures. The subroutines can also be hardware optimized by QTC to accelerate run time.

Figure 3: This diagram shows the movement of the filter kernel (CONVOP) across the data in (a) one-dimensional convolution and (b) two-dimensional convolution.

Do you want to tailor our systems to your applications? Our three levels of customization make that easy.

Engineers without the time or desire to learn programming can use our simple user interface. Programmers can use high-level languages like FORTRAN, C, or PASCAL. And OEMs can really get down to the nitty-gritty with microcode.

Write or call today for complete information on Kontron's fast-track approach to image processing.

Because how you do in the long run usually depends on how much you can shorten the short run.

MAN-YEARS AHEAD IN IMAGE PROCESSING.

KONTRON ELECTRONICS

Imaging Division, 1230 Charleston Road, Mountain View, CA 94039-7230
(415) 965-7020, (800) 227-8834
TWX: 910-378-5207 RDCY
FAX: 415-965-3505

THE SHORTER YOU HAVE TO GO.
Options Increase For Effective Use Of High-Performance Winchester

by Julie Pingry, Senior Editor

Despite advances in small format Winchesterss, high-performance computers continue to use 8" and larger disk drives with very high capacities and fast access times. But the specifications of these large format disk drives alone do not assure optimal performance for system disk operations. The choice of interface and controller as well as the development of file and driver software can make the performance of the same drive very different in various systems.

Traditionally bound to the SMD interface, 8", 10½" and 14" Winchesterss' performance have challenged standard 10 MHz SMD controllers. To keep disk rotation speed constant with increased bit densities, the data transfer rate to and from the disk must increase. Faster versions of SMD, called HSMD, ESMD or SMD-E, have sped up the same basic interface to 15-24 MHz, or up to 3 Mbit/sec transfer off the disk. Although these rates are adequate for most current drives, two new parallel Intelligent Peripheral Interfaces, IPI-2 and IPI-3, are well on the way to standardization and acceptance by the industry. With a parallel interface, more speed will be possible without stretching the specification or using expensive components.

Even with a well thought-out drive interface and a fast-access disk, systems can find disk I/O a major bottleneck. The proper controller for the system must be chosen; one with fewer frills may require more effort in system software development, but can provide greater raw speed and less bus overhead. Various system applications require different schemes for seeking, caching and disk utilization. A primary requirement is a good operating system interface to the disk. Writing drivers for a particular combination of controller and disks may not be an easy task, but it can make the difference between medium- and high-performance from an otherwise well-designed system.

System Integration Keys

For disk operations to match demands from high-end systems with internal buses and open system buses dedicated to I/O, data must be efficiently transferred from disk to I/O bus. Multitasking operating systems, multiuser and multiprocessor systems change the type of disk access that is most efficient.

Simple look-ahead caches are useful for single task, single user systems; but the disk segmentation under UNIX, for example, dramatically reduces the cache hit rate. Likewise, interleaving of data on the disk is useful for many systems, but in high performance multitasking configurations, disk access speed may be slowed considerably if the disk and controller cannot perform noninterleaved seeks.

When testing controller/disk combinations, consider the application to which the system will be put. Although this seems obvious, it may not be standard practice. Generic testers, like data sheet specifications, focus only on raw speed. In systems with extensive disk interaction, buffering, caching and seek optimization have a large impact on performance. These features are not nearly as important as pure data transfer speed for systems making less frequent large block requests, single application processors or accelerators.

Another area to consider is whether there may be more than one disk drive attached to the system and controller. If so, overlapped seeks can enhance speed. Command chaining and ordering of seeks further aid multiple drive systems. With current drives at several hundred Mbytes to one Gbyte, multiple data channels could aid access to that quantity of information as well. Both SMD and IPI have dual-port capability built into the specification; although primarily used for fault tolerance, with the appropriate software and architecture, this can also be used for dynamic pathing in very high performance systems.
Writing software drivers is also critical. Controller houses should provide some driver support; customers should devote time and resources to developing appropriate I/O drivers. Despite the time needed to write a good driver, better I/O could affect a system's competitive position once on the market. Testing, controller choice and appropriate software drivers are critical. No matter how good the system's architecture is, slow access to disk data can hide or destroy performance. One choice that must be made early is that of drive and host interface.

Stretching SMD

Storage Module Drive (SMD) is the traditional device interface choice for high-performance systems. Since its introduction as an interface for Control Data Corp. (Minneapolis, MN) removable disk drives, the specification has been improved to keep pace with available disk drives. In addition to the original 1.2 Mbyte/sec data rate off the disk, a 1.8 Mbyte/sec or 15 MHz version has been available for several years. This change required no modifications in controllers or the specification. Fujitsu (San Jose, CA) has increased speed to 20 MHz or 2.4 Mbytes/sec in its HSMD drive interface. Even at that speed, compatibility was ensured by working with controller houses. Drives using IBM 3380 technology record 12 million bits/sq. in., so data comes off the disk extremely fast. Control Data has increased the speed for its SMD-E (extended) interface to as much as 3 Mbytes/sec or 24 MHz to accommodate these drives. ECL drivers and receivers are needed for the servo, read and write clock and read and write data signals to operate at this speed. Figure 1 shows the minimum (passive) TTL to ECL translation circuitry required for existing SMD products to be used at 24 MHz speeds.

SMD was the first standard adopted by the ANSI X3T9.3 group. The interface is so established that the federal government has adopted it as a FIPS standard. ANSI revisions (included in the government standard) covering ESMD, HSMD and SMD-E improve not only speed but also error handling and diagnostic features. Despite the complexity of SMD, the established manufacturing history for drives and controllers may give it a long life.

Most drives and systems will not need more speed than the 20 or 24 MHz of the extended SMD specifications in the next few years. Furthermore, as Dal Allen of ENDL (Saratoga, CA) points out, few controllers or drivers have been developed from scratch recently, since established standard interfaces have served most of the market. This may make ramp-up lengthy on controllers and silicon for implementing interfaces that have not evolved from an older standard, further prolonging the life of SMD implementations.

Parallel Development

The IPI interface, designed specifically for high-performance systems with fast disk access, is the natural next-generation interface for systems that have used SMD. In a twist indicative of today's market emphasis on standards, IPI is being defined by an ANSI committee. Many major disk drive, controller, IC and systems manufacturers have had a hand in developing the
specifications before any implementations have appeared.

IPI's main advantages are that it is not only a standardized interface, but also a parallel interface, and thus more expandable to future system disk access speed requirements. With 16 parallel lines, speeds as high as 80 MHz or 10 Mbytes/sec are currently defined. In contrast, SMD may have reached its practical limits at 24 MHz. High-performance system houses that do not wish to redesign their controller and interface in the next five years should consider the relative lifespans of SMD and IPI-2 when deciding which to use.

Two IPI interfaces are being specified: IPI-2, a drive-level interface, and IPI-3, an intelligent system interface. The two do not depend on each other; the device-level IPI-2 can function with many host interfaces, and IPI-3 can operate with other device interfaces as well.

IPI-2 compares directly to SMD, as a device-specific command set for disk drives. (One for tape drives is also in development.) As shown in Table 1, the higher-speed IPI also allows longer, less expensive cabling. The added drive functions are a fallout of the parallel interface, and still require interpretation by the controller. As with SMD, the drive and controller must be tightly coupled.

IPI-2 uses two 8-bit data buses with parity and six interface control signals. Device control is through bus control octets on the data buses, with the A bus serving master (controller) to slave (drive) communication and the B bus for slave to master.

These bus control octets are the first eight bits put out on bus A, not electrical signals as used in SMD for device control. Four types of bus control octets are used: read, write, command (like the Tag Code on SMD) and response (for disk status reports to the controller). Once these are passed, both A and B buses are used in the same direction to transfer information. Disk data is not buffered off the drive, but sent directly to the controller at disk speed.

To enforce true compatibility between disk drives meeting the
Big Memories Come in Small Packages!

Looking for High Capacity, High Performance 8-inch disk memories? Century Data Systems has the solution....

Our C2476, an 8-inch Winchester disk memory with an ESMD interface, has 476 megabytes of storage and an average head positioning time of 15 milliseconds. Thin film technology and simplicity of design provide OEM's with the ideal disk memory for multi-user, multi-task environments.

These factors along with a high data transfer rate of 1.859 megabytes per second, fast track-to-track positioning time of 3.5 milliseconds and average rotational latency of 75 milliseconds make the C2476 a key element in computer systems requiring a responsive and reliable disk memory.

AND....you get all these features in a compact 8-inch package. The reduced size of the C2476 allows our disk memory to occupy half the space of the competitor's equivalent capacity drive. In fact, the C2476 offers higher performance than any 8-inch drive currently available. And you get Century Data Systems' reliability in the same compact package.

The C2476 is the compact solution for high capacity, high performance, reliable storage. For more information contact: Century Data Systems, Product Marketing, 1270 N. Kraemer Blvd., Anaheim, CA 92806, (714) 632-7500.
IPI-2 standard, a two-chip set is being developed by Simulex (Tustin, CA). Eight drive manufacturers have submitted purchase orders for Simulex's chip designs: Control Data/mpi, Fujitsu, Priam (San Jose, CA), Century Data Systems (Anaheim, CA), Ampex (Cupertino, CA), NEC (Boxborough, MA), Pertec (Chatsworth, CA) and STC (Louisville, CO). Others can place orders, with the understanding that their shipments may be later. The purchase includes chip emulator boards and an SMD adapter board as well as prototypes, software for use with the 8051 microcontroller and rights to the design and database. The emulator boards for each chip and the SMD adapter are to be delivered to the original eight buyers in October; the rest are scheduled for shipment in 1986.

The two chips are the SX1601 Interface Protocol Circuit (IPC) and the SX1602 Serdes (serializer-deserializer) Formatter Circuit (SFC) (Figure 2); both are CMOS gate arrays. The IPC interprets bus states, sending Command or Response bus controls to the drive microcontroller and Read or Write controls to the SFC for execution. The interface to the microcontroller on either IC is directly timing compatible with the 8051, MC6801 or Z8 and adaptable for other 8-bit processors. Figure 2 shows a switched dual-port IPI-2 drive configuration; systems with the speed and performance that have driven development of IPI-2 often demand the reliability of two ports. Only one IPC is needed for single-port drives.

Functions to record, recover and format data on a disk, as well as serializing and deserializing off the interface, are provided by the SFC. It acts as a slave to the microcontroller. Having the Serdes and microcontroller on the disk drive opens up new possibilities for the partitioning of functions. In Table 1, functions such as locating the beginning of a file and stripping off sync bytes are performed by the drive, easing demands on the controller and on the timing coordination between drive and controller. The significant task of recording and reading out the drive defect map can also be eased with IPI-2. The drive's native chip set and microprocessor can be used for media verification at manufacture, and once in the system, the controller can command the drive to read out its defect map.

The two-chip IPI-2 interface assures standardization of a subset of IPI-2 functions in eight major manufacturers' drives. Once these drives are out, controllers will likely follow. Bob Morris, manager of development engineering at Simulex, predicts that even though no similar chip set is under development for the controller side, mainframe system houses that want to accommodate 24 MHz drives may produce controllers next year. Control Data has used gate arrays to implement an IPI-2 controller and indicated a willingness to license those. Siemens (Munich, West Germany) is also working on an IPI-2 controller that it may make available on an OEM basis. IPI-2 may be implemented sooner than other new interfaces because it is a drive level interface, not an intelligent interface; this should make writing software drivers easier than for intelligent interfaces like SCSI and IPI-3.

### Using Interface Intelligence

Although they are more difficult to design, debug and write software for, intelligent disk drive interfaces are becoming popular. Since the system only addresses the device logically, with no need to know the mechanics of the device being used, intelligent interfaces provide device-independence. This translates into a single system interface for many peripherals, as well as easy integration and upgrade. They also offer low cost for single-drive systems by incorporating many functions into the drive and good performance for multiple drive systems by a large repertoire of functions. Like IPI-3, SCSI is an intelligent interface; it is now offered on some high-performance drives.

---

**Table 1:** This is how Simulex compares IPI-2 with SMD. IPI-2 is faster and permits less expensive, longer cabling to be used. Both are device-level interfaces, but because IPI-2 is parallel and the drive requires a serializer/deserializer (Serdes), more functions can be performed by the drive.
Demanding design specifications for the flight management computer system used in a de Havilland DASH-7 ice reconnaissance aircraft led us to consider DY-4's VMEbus product line.

Requirements for high reliability in a hostile environment and an architecture supporting multiprocessing and intelligent I/O were met by configuring a system with DY-4's: DVME-102 68000 based single board computer, DVME-201 octal serial I/O card, DVME-680 analog I/O controller, DVME-803 universal memory card, and multiple DVME-705 intelligent dual channel ARINC 429 cards.

DY-4's extensive systems design experience has enabled them to achieve high functionality without stacking IC's on the PCB, thus increasing reliability and serviceability. Cabling problems associated with other vendors' front panel I/O implementation has been avoided by providing all I/O via the P2 connector.

In addition, our QA Vendor Audit of the company revealed extensive Quality Control procedures and configuration control methodology supported by excellent Production documentation.

The result was a system which successfully completed our Design Approval Testing for temperature, EMI, vibration and shock. We will definitely be going back to DY-4 for the second generation system!

DY-4's VME series currently includes:

160 mm Processor Cards.

SVME-101 — Intelligent VMEbus Expansion Card.
SVME-103 — 68010 CPU, I/O, 1/2 MB DRAM
SVME-109 — System Processor with 4 channel I/O
SVME-132 — 68020 CPU, I/O, IMB DRAM, Floating Point

220 mm Processor Cards

DVME-102 — CPU with IMB DRAM, I/O, MMU
DVME-104 — 68010 CPU, I/O, IMB DRAM
DVME-105 — CPU with I/O, 14 bytewides.
SCSI is an 8-bit parallel bus that can interface between as many as eight host or slave devices. Several 8" Winchester drives are now available with an embedded SCSI interface. Prim's 227 Mbyte 806 and 344 Mbyte 807 models with SCSI are being shipped mainly to CAD, graphics and European system manufacturers. Another example is Amcodyne's (Longmont, CO) fixed/removable Winchester with SCSI. Fujitsu has developed an SCSI controller for its line of 8" drives; using the 337 Mbyte model, 1.38 Gbytes are available to one controller. NCR's (Colorado Springs, CO) SCSI chip (Digital Design, December 1984, p.80) has made it possible for large number of firms to offer SCSI products early. Still, SCSI is primarily aimed at cost-conscious, not high-performance, applications. The SCSI bus operates at a maximum of 4 Mbytes/sec, and with SMD at 3 Mbytes/sec, the advantages for high-end systems are less than for applications where SCSI replaces ST506 or SASI.

IPI-3 is a similarly intelligent, device-independent peripheral bus. But like IPI-2, it is designed for very high performance. Underlying layers are identical for IPI-2 and IPI-3: electrical and mechanical specifications are called IPI-0; IPI-1 is the bus protocol and state machine. With a maximum speed of over 10 Mbytes/sec, IPI-3 can provide the same isolation from changes in specific peripherals as SCSI for much higher performance systems. IPI-3 also has a richer command set than SCSI. Mini-computer or mainframe manufacturers can design an IPI-3 system interface and plug various peripherals into the subsystem as needed without affecting the system software.

At the IPI Forum, conceived by Dal Allen, industry support for IPI was apparent, and product plans were also unveiled. A range of products from controllers to connectors and chips for both IPI-2 and IPI-3 were discussed. Interphase (Dallas, TX) is developing two controllers for IPI-3. Siemens is designing an IPI-3 host bus adapter for its 7.500 computer. Gould AMI (Santa Clara, CA) has developed a chip for IPI-3 controllers, but there was no commitment to outside availability. A connector for IPI systems from AMP (Harrisburg, PA) was revealed. Perkin-Elmer (Tinton Falls, NJ) expressed its desire for IPI-3 to remove device I/O from the operating system and put it into controllers. Even IBM announced that its future OEM storage products would use an IPI interface.

One of the most important announcements was Control Data/Magnetic Peripherals Inc.'s controller for IPI-3 to IPI-2 interfacing called CM3 (Figure 3). Planned for release in mid-1986, the CDC/MPi board will create a working subset of IPI-3. Initial users may include Honeywell, Sperry and Control Data. With such a controller, only a host adapter for the specific host system needs to be designed. And even though IPI-2 and IPI-3 do not depend on each other, having the same

Figure 2: With two Interface Protocol Circuits, a Serdes Formatter Circuit and an 8-bit microcontroller, dual-port IPI-2 can be implemented in disk drives with minimal trouble. The Simulex chip set also ensures a subset of compatibility for all IPI-2 drives that use them.
Introducing IVAS
The on-line Image Viewing and Analysis Station for every user on your system.

IVAS™ from PS packs interactive image analysis and graphics functions into a powerful desk-side station that makes distributed display processing economically practical—and easily implemented.

With an on-board MC68000 processor and VLSI 1.2M pixel-per-second graphics processor, IVAS gives each system user local, dedicated resources for interactive control and display of alphanumeric, image and graphics data.

In addition to full 1024 x 1024 display resolution, IVAS features high-speed multi-drop parallel interfacing for UNIBUS- or MULTIBUS-based host systems. An auxiliary IEEE 488 port allows interfacing to virtually any host computer.

IVAS also features:

- 24-bit configurable image memory
- Four 1024 x 1024 x 1-bit graphics planes
- 24-bit true color display
- Monochrome or pseudo-color display of 12-bit data
- Real-time interactive point processing
- Integer zoom from 1 x to 16x
- Four RS232 ports for MMI control

As an add-on to existing systems or implemented as part of your new system, IVAS represents a streamlined, low-cost path to display processing and database access for an expanded number of users.

Available in rack-mount and attractive stand-alone versions—as well as custom OEM packaging—IVAS is designed to work with your present or planned system. Contact PS for more information.

*UNIBUS is a trademark of Digital Equipment Corporation
*MULTIBUS is a trademark of Intel

1500 Buckeye Drive
Milpitas, CA 95035
(408) 262-4444

See IVAS in action at ELECTRONICS IMAGING '85 in Boston, October 8-10, Booth # 1411.

Circle 52
cabling and bus protocol may streamline I/O subsystems.

At NCC, Hitachi America (San Bruno, CA) demonstrated the SC801 IPI-3 controller. Available in the first half of 1986, the SC801 can handle up to eight Hitachi DK815 8.8" drives. The controller will include multiport capability and may be offered as an OEM product.

The many options available with intelligent interfaces make compatibility across manufacturers virtually unavailable. This is a major drawback for intelligent interfaces. Users of SCSI can attest to the lack of interchangeability. IPI-3 proponents claim that since the interface has not evolved, but has been started from scratch, those problems will not surface. The CDC/MPI Control Module provides the basis for a compatible IPI-3 subset. Dal Allen has also published a document called ENDL-Facto that defines a usable working subset; the document is available for $75 by writing to ENDL, 14426 Black Walnut Court, Saratoga, CA 95070.

New intelligent disk drive interfaces will dictate a different partitioning of functions between the disk drive and the controller. Some flexibility may be taken away from the operating system, with so many of the error management, buffering and seek ordering functions removed to the I/O subsystem. Depending on the system objectives, this removal of functions from the OS may be positive or negative.

**Drive Implications**

Emerging high-performance interfaces designed for maximum usage of current disk drives will also allow more advanced disk drives and different disk subsystem configurations to penetrate the market. IPI, with the capability to transfer data off disks at up to 80 MHz, can be used with vertically recorded disks. Multiple head disk drives, though a niche market, will also be easier to employ at higher data transfer rates to the system. And with intelligent interfaces, strings of drives can be closely controlled.

Fujitsu's M2350A Parallel Transfer Disk (PTD) is one product that will demand higher data transfer rates. A current subsystem from Storage Concepts (Westminster, CA) uses a proprietary interface to transfer up to 1.86 Mbytes/sec on five channels per M2350A drive, for 9.3 Mbytes/sec total. This speed will be available via IPI as well. The standard allows others to use these PTD drives without designing a proprietary controller and I/O scheme.

Although the technology is not new, vertical recording has not taken hold because controllers and interfaces could not handle data at the speeds they come off these surfaces. Lanx (San Jose, CA) is one of the few companies working with vertical recording that has been able to weather the slim business. Until now, its sales have primarily been standard media, but by next year, IPI drives and controllers that can handle faster data transfer may make vertically recorded media marketable.

---

**Figure 3: Control Data's CM3 Control Module is an IPI-2 to IPI-3 controller to be available mid-1986. This is a typical system configuration with dual-port drives; 50m cables can be used on the host side and 15m cables on the drive side.**

---

Another type of disk drive that has had a limited market is multiple-head drives. Companies like Alpha Data (Chatsworth, CA) are content with a niche market. But large firms including Fujitsu and CDC also make multiple-head drives. To make use of drives such as Alpha Data's Atlas with 54 moving heads, a faster disk transfer is desirable. For applications that require extensive disk use, more heads assures faster access to data. But only if the interface and controller are properly designed to accept data from heads in rapid succession will the extra performance of this type of disk be seen in system applications.

Multiple heads can also be provided to a controller by using more drives in a string. Again, the speed of an IPI interface may be the factor that allows this configuration to be effective in a system. Systems not designed to accept data from more than one head cannot necessarily optimize the capabilities of multiple head configurations, whether on one disk or many.

For the first time in the past few years, choices are opening up for high-end disk I/O systems. The risk of using a new interface may extend the life of current designs by several years. But extended SMD and IPI interfaces are well documented and will accommodate the disk technology already developed. So interface changes are not an isolated issue in system configuration, but also affect the range of drives that can be used to their maximum.

---

**How useful did you find this article? Please circle the appropriate number on the Reader Inquiry Card.**

- Very Useful ........................................ 604
- Useful ................................................. 605
- Somewhat Useful .................................... 606
For 13 years some of the biggest names in the business have been bringing us their toughest power supply requirements.

Why? Because we work with them, beyond their specifications. Quickly. Effectively. Creatively.

How? By being highly sensitive to their needs. By working closely with them to develop the power supply that meets both their specifications and their system's requirements. By value-engineering our design before production to insure a cost-effective product. By carefully balancing materials and manpower to maintain flexibility.

PSI is committed to meeting International Safety requirements. We have developed a Safety Certification Package with all the data and specs needed to obtain approval from UL, CSA, and VDE, and other certifying organizations. And we are authorized to self-certify power supplies.

Whether your power supply requirements are simple or complex, bring them to us. Power Systems, Inc. Where powerful solutions are everyday achievements.

To find out why Power Systems, Inc. should be your power supply vendor, contact:
Power Systems, Inc., 12 Tobey Road, Bloomfield, Connecticut 06002, Tel. (203) 243-0357, TWX 710-425-8778

Power Systems, Inc.
The Mostek BiPort FIFO takes your processor out of the loop.

Until now, buffering two devices with different data rates meant one of two things. Either extra hardware design effort. Or software loops to slow your processor down while it's waiting for a peripheral or a coprocessor to be available.

But now there's a better way. The BiPort™ FIFO from Mostek. You can do away with the need for extra hardware design and software loops, and let your processor operate at its optimal performance level.

Our MK4501 is a 12.5 MHz CMOS device with access times as fast as 65 ns. It can handle asynchronous and simultaneous reads and writes from each respective port. And its 512 x 9 architecture is fully expandable by word width or depth. It even has a retransmit capability.

There's nothing quite like it. Except our MK4511. The MK4511 is similar, but has the added advantage of being a true dual-port RAM that's randomly-accessible for bi-directional applications.

So put a speedy end to your interface problems. Call or write Mostek for more details.

Mostek Corp., 1215 W. Crosby Road, MS1051, Carrollton, Texas 75006, 214/466-7479. In Europe, (32) 02/762.18.80. In Japan, 03/496-4221. In the Far East (Hong Kong), 5.681.157-9.

BiPort is a trademark of Mostek Corp.
Developed by Pro-Log (Monterey, CA), and introduced jointly to the marketplace by Pro-Log and Mostek (Carrollton, TX) in 1978, the STD originally was an 8-bit industrial microcomputer bus. Today, a great number of 8-bit processors are available on the STD, including the Z80, the 8085 and the 6800. STD cards that use peripheral chips usually depend on specific timing signals from the processor, and this dependency prevents peripheral cards from being used interchangeably with cards from other families. Therefore, the STD manufacturers designated compatibility by labeling the cards that are processor-timing dependent, with reference to the CPU device, for example, STD-Z80, CMOS Z80 and STD-6800.

According to Philip Hayes, president of Alpha Omega Computer Systems (Corvallis, OR), the Z80 version of the bus represents at least 75% of the market, and although other versions have proliferated, the Z80 has become the de facto standard because of its large market. This has not prevented other manufacturers from putting higher performance processors onto the bus. According to Ziatech (San Luis Obispo, CA), there are many control applications whose requirements exceed 8-bit processor's memory and execution speed limits. Ziatech and the STD Bus Manufacturers Group introduced an implementation specification for Intel's 8088 and 80188 processors on the STD bus which was adopted in 1983. The reasons given by Ziatech include the fact that the 8088 and 80188 were chosen because of their suitability for control applications and the overwhelming success of the 8088 in the IBM PC and compatible computers.

Although the IBM PC is a well-defined environment, with 8088, RAM, disks and DOS, a dedicated STD system is totally different. It may have an 8088 but is not likely to have large RAM, disks or DOS. According to Ken Finster, president of Micro/Sys (Glendale, CA), these differences are why problems arise when the PC is used as a development station for STD bus systems. A key problem is that the assemblers and compilers for the IBM PC assume the code generated will be running on the PC. Therefore, the structure of the code makes it difficult to get into EPROM. For example, it is assumed that an assembled or compiled program will be loaded from disk at run-time, relocated to available, dynamically allocated RAM, run out of RAM and make DOS calls as required.

Another issue is the linkers on the IBM PC. They gather both
data and code segments into a single contiguous module for loading into RAM. The fact that both data and code are loaded as one module makes it difficult to PROM the code. In addition to the linker problem, high-level languages run-time modules also rely on DOS calls. These problems can be solved, however. By observing a set of rules during software development, it is possible that code modules can be manipulated into the desired ROM/RAM memory map of the STD bus hardware. Relocation utilities must be used that actually take the place of the DOS loader. The designer must have control over the destination address during their relocation, so that the system can be told where the program will reside for test in the STD environment. A download utility, STD bus resident monitor and loader. The designer must have control over the destination of the program where the program will reside for test in the STD environment.

A less obvious but equally powerful concept is the development of STD-Z80 systems on the PC. With cross assemblers and cross compilers, even this can be accomplished. Micro/Sys is currently delivering this hardware/software package in addition to the 8088 package.

During 1983, the number of STD bus boards produced and sold approached that of Multibus, even though the actual amount spent was 20% of that spent on Multibus. This is to be expected considering that the relative cost of an STD board is 20% of a typical Multibus board. Designers began looking for boards with more flexibility and multiple functions to reduce the card count and system cost. Also, an increasing number of companies, wanting to computerize their industrial control and processing, began adapting low-cost, prepackaged nonindustrial computers for the task, such as the IBM PC. Hence, the PC became an adversary rather than a complement to the STD.

According to Jim Gesner, applications manager at ISI International (Sunnyvale, CA), the readily available and growing market of IBM PC-compatible software and low-cost systems is effectively attracting system integrators who might otherwise have opted to use the STD bus. This is undoubtedly being encouraged by the rapid growth in available industrial and communication interface adapter boards.

Gesner noted that throughout 1984 there was a flattening of growth in STD products. Even the growth of systems that use

---

### Component Side

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL NAME</th>
<th>SIGNAL FLOW</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Vcc</td>
<td>In</td>
<td>Logic Power (+5 VDC)</td>
</tr>
<tr>
<td>3</td>
<td>GND</td>
<td>In</td>
<td>Logic Ground</td>
</tr>
<tr>
<td>5</td>
<td>VBB #1/VBAT</td>
<td>In</td>
<td>Logic Bias #1/Bat Pwr</td>
</tr>
</tbody>
</table>

### Circuit Side

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL NAME</th>
<th>SIGNAL FLOW</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>Vcc</td>
<td>In</td>
<td>Logic Power (+5 VDC)</td>
</tr>
<tr>
<td>4</td>
<td>GND</td>
<td>In</td>
<td>Logic Ground</td>
</tr>
<tr>
<td>6</td>
<td>VBB #2/DCPD</td>
<td>In</td>
<td>Logic Bias #2/Pwr Dwn</td>
</tr>
</tbody>
</table>

### DATA BUS

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL NAME</th>
<th>SIGNAL FLOW</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>D3/A19</td>
<td>In/Out</td>
<td>Data Bus/Address Ext</td>
</tr>
<tr>
<td>9</td>
<td>D2/A18</td>
<td>In/Out</td>
<td>Data Bus/Address Ext</td>
</tr>
<tr>
<td>11</td>
<td>D1/A17</td>
<td>In/Out</td>
<td>Data Bus/Address Ext</td>
</tr>
<tr>
<td>13</td>
<td>D0/A16</td>
<td>In/Out</td>
<td>Data Bus/Address Ext</td>
</tr>
</tbody>
</table>

### ADDRESS BUS

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL NAME</th>
<th>SIGNAL FLOW</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>A7</td>
<td>Out</td>
<td>Address Bus</td>
</tr>
<tr>
<td>17</td>
<td>A6</td>
<td>Out</td>
<td>Address Bus</td>
</tr>
<tr>
<td>19</td>
<td>A5</td>
<td>Out</td>
<td>Address Bus</td>
</tr>
<tr>
<td>21</td>
<td>A4</td>
<td>Out</td>
<td>Address Bus</td>
</tr>
<tr>
<td>23</td>
<td>A3</td>
<td>Out</td>
<td>Address Bus</td>
</tr>
<tr>
<td>25</td>
<td>A2</td>
<td>Out</td>
<td>Address Bus</td>
</tr>
<tr>
<td>27</td>
<td>A1</td>
<td>Out</td>
<td>Address Bus</td>
</tr>
<tr>
<td>29</td>
<td>A0</td>
<td>Out</td>
<td>Address Bus</td>
</tr>
</tbody>
</table>

### CONTROL BUS

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL NAME</th>
<th>SIGNAL FLOW</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>WR*</td>
<td>Out</td>
<td>Write to Memory or I/O</td>
</tr>
<tr>
<td>33</td>
<td>IORD*</td>
<td>Out</td>
<td>I/O Address Select</td>
</tr>
<tr>
<td>35</td>
<td>IOEXP*</td>
<td>In/Out</td>
<td>I/O Expansion</td>
</tr>
<tr>
<td>37</td>
<td>REFRESH*</td>
<td>Out</td>
<td>Refresh Timing</td>
</tr>
<tr>
<td>39</td>
<td>STATUS*</td>
<td>Out</td>
<td>CPU Status</td>
</tr>
<tr>
<td>41</td>
<td>BUSAK*</td>
<td>Out</td>
<td>Bus Acknowledge</td>
</tr>
<tr>
<td>43</td>
<td>INTAK*</td>
<td>In</td>
<td>Interrupt Acknowledge</td>
</tr>
<tr>
<td>45</td>
<td>WAITRO*</td>
<td>Out</td>
<td>Wait Request</td>
</tr>
<tr>
<td>47</td>
<td>SYRESET*</td>
<td>Out</td>
<td>System Reset</td>
</tr>
<tr>
<td>49</td>
<td>CLOCK*</td>
<td>Out</td>
<td>Clock from Processor</td>
</tr>
<tr>
<td>51</td>
<td>PCO</td>
<td>Out</td>
<td>Priority Chain Out</td>
</tr>
</tbody>
</table>

### AUXILIARY POWER BUS

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL NAME</th>
<th>SIGNAL FLOW</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>53</td>
<td>AUXGND</td>
<td>In</td>
<td>AUX Ground</td>
</tr>
<tr>
<td>55</td>
<td>AUX+V</td>
<td>In</td>
<td>AUX Positive (+12 VDC)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL NAME</th>
<th>SIGNAL FLOW</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>54</td>
<td>AUXGND</td>
<td>In</td>
<td>AUX Ground</td>
</tr>
<tr>
<td>56</td>
<td>AUX-V</td>
<td>In</td>
<td>AUX Negative (-12 VDC)</td>
</tr>
</tbody>
</table>

*Low-level active indicator

Figure 1: STD bus connector pin assignment: note the proposed multiplexing of the upper eight address lines (A8-A15) to incorporate 16-bit processors.
Memory Magic.

No illusions. Just vastly superior memory boards from Plessey Microsystems.

There are no tricks involved in building memory boards that work like magic. All it takes is advanced technology, painstaking attention to quality and a knack for knowing just what the marketplace needs. At Plessey Microsystems, we've got it all...for your systems.

Every Plessey memory is built in a facility that meets U.S. (AQAP 1&2) and U.K. (DEF. STAN. 05-21) military standards. So you get mil spec quality at the best commercial pricing.

Plus a full year guarantee, double sourcing by Plessey in America and England and a range of memories to meet your every need.

Work Wonders for Your Micro.
You don't need tricks to bring the wizardry of superior memory technology to your system. All you really need is Plessey Microsystems. Memory Magic without the tricks. Call us today or use the coupon below.

Plessey Microsystems Memories

<table>
<thead>
<tr>
<th>Capacity/Slot</th>
<th>Parity</th>
<th>EDC</th>
<th>Data Bits</th>
<th>Write Access</th>
<th>Read Access</th>
<th>Volatile</th>
<th>Non-Volatile</th>
</tr>
</thead>
<tbody>
<tr>
<td>Multibus*</td>
<td></td>
<td></td>
<td>8/16</td>
<td>200nS</td>
<td>200nS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VMEbus</td>
<td></td>
<td></td>
<td>8/16/32</td>
<td>150nS</td>
<td>270nS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VERSAbus*</td>
<td></td>
<td></td>
<td>8/16/32</td>
<td>300nS</td>
<td>300nS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>iLBX</td>
<td></td>
<td></td>
<td>8/16</td>
<td>200nS</td>
<td>200nS</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bubble</td>
<td></td>
<td></td>
<td></td>
<td>36mS</td>
<td>36mS</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*TM Intel, **TM Motorola

Plessey and the Plessey symbol are registered trademarks of The Plessey Company plc.

Plessey Microsystems

One Blue Hill Plaza
Pearl River, New York 10965
(914) 735-4661, (800) 368-2738

22931 Triton Way, Suite 231
Laguna Hills, California 92653
(714) 855-4947

Circle 70
the PC for development or control but interface to STD bus expansion chassis for the industrial connection appear to have very limited market share. Nevertheless, the STD bus is still a low-cost viable alternative to systems integration that is currently supported by a variety of vendors.

The push towards supporting processors with higher performance continues. Over the past seven years, the STD bus has adapted and evolved, incorporating the latest technology to avoid obsolescence. The latest effort is for manufacturers to incorporate 16-bit processors with full 16-bit-wide data transfers (Figure 1). Presently, 20-bit memory addressing is supported by the STD bus using a multiplexed address scheme allowing 1 Mbyte of direct addressing. This same multiplexing concept has been proposed to provide full 16-bit-wide data transfers on the bus while offering compatibility with existing I/O cards.

The only limitation to the new scheme is that old 8-bit memory cards cannot be used with the 16-bit specification, because it is possible for data to be transferred as a low byte, high byte or full word. Currently designed 8-bit memory boards cannot be forced to differentiate between the three states, since they always assume a low-byte transfer.

Requiring a new memory card is, however, not new to the STD. A new card was also needed when 20-bit memory addressing was introduced to support the extended addressing capability of the 8088 and the 68008 processors. According to Jerry Winfield, president of Winsystems (Arlington, TX), data transfer speed can be increased with the addition of a new memory card. Memory cards of 8 MHz can be supported, permitting both the 8086 and the 68000 to run at full speed without wait-state generation. Although memory-mapped I/O cards cannot be supported by this particular 16-bit processor systems architecture, this should not be a problem since nearly all cards are I/O mapped. Most manufacturers having memory-mapped cards also have an I/O map option on board. Even 6809 and 6800 processor cards generate an I/O cycle rather than a memory cycle for their cards.

The development of the STD bus may put pressure on VME board manufacturers to lower the cost of their cards. The 16-bit STD bus has gained performance and cost advantages over the single-card, and some double-card, VMEbus systems. Furthermore, the STD bus is inherently less expensive than the VME; it has 56 bused lines, the VME card has 96. This means fewer bus drivers are needed; therefore the STD bus has a lower associated cost. The STD bus drivers are controlled by simple gating, which many manufacturers have put into inexpensive fuse programmable logic arrays. The VMEbus logic requires complex LSI devices which are only now becoming available.

The STD bus system brings power and ground to the card through dual-power buses located at opposite edges of the card, whereas the VME brings power and ground over widely scattered pins on the A, B and C rows of the DIN connector. According to Fred Beckhusen, vice president of engineering at Micronyx (Richardson, TX), using a standard 50-mil-wide power etch, it is impossible to get power to a two-layer VME card. The only solution is to use a multilayer (four or more) construction. For example, Mostek's double-height VME-DRAM 256 uses eight-layer construction to put 36 RAM ICs on a card nearly three times the size of the STD bus. On the other hand, the STD bus has four-layer cards with the same density of memory devices in a much smaller size. The reliability of the DIN connector on the VMEbus is often promoted as a distinct advantage. But there are some who feel that this is mostly hype. "I have seen reports that the connector is no more reliable than any other," says Philip Hayes, "though it is very expensive." He also criticized the 16-bit enhancements to the STD bus. "The European Gespac (Mesa, AZ) G64/96 offers a better approach; however, no new bus format will offer the two main attractions of the STD—low cost and a large existing installed base."

Although the VME is a high-power bipolar bus, the STD has a wide range of all-CMOS cards available to the system's integrator, which may be used where noise, temperature or power

---

Figure 2: In Ziatech's multimaster scheme, a dual-port RAM is used on slave CPUs.

Figure 3: Pro-Log's true multimaster approach is implemented using five of the STD bus control lines.
How Datel converts analog signals and design engineers at an amazing rate.

Design engineers responsible for the development of high-speed/high-accuracy data acquisition systems have, for many years, specified Datel conversion components. But the incredible speed and exceptional accuracy aren't the only reasons Datel has attracted a loyal following among design engineers. Manufactured with state-of-the-art thin film hybrid technology and active laser trimming, Datel A/D Converters are also respected for their stability and reliability.

12 Bit, 2 µsec
If you're looking for high speed, look at our ADC-810 hybrid, successive approximation A/D. It features ±1/2 LSB differential linearity and no missing codes over temperature; four pin programmable input voltage ranges; and an optional input buffer amplifier.

Datel's ADC-810 is most often used in automatic test instrumentation, guidance and control avionics and high-speed multiplexed data acquisition systems.

8 Bit, 700 nsec
For ultra-fast conversion, try our hybrid ADC-815. In addition to conversion rates up to 1.67 MHz, six programmable input voltage ranges are offered. It's been designed for pattern recognition, telecommunication, fast servo, radar, instrumentation, automatic control and data acquisition applications.

One of the unique features of the ADC-815 is a logic input which switches the converter from unipolar to bipolar operation. Output coding is binary, offset binary, or two's complement.

12 Bit, 500 nsec
High accuracy and ultra high speed are packaged together in our modular ADC-868. No external components are required. It features on-board gain and offset adjustments and internal analog and digital supply decoupling capacitors to simplify installation and calibration.

The ADC-868 is best suited for test and measurement systems, performing spectrum analysis, analyzing real time waveforms, industrial testing, radar digitizing and digital communications.

NOTE: For military and aerospace applications Datel's Hybrid A/Ds can be subjected to rigorous screening procedures in accordance with MIL-STD-883, method 5008, Class B.

For your FREE Engineering Data Sheets call 617/339-9341 Extension 121, or write Mr. Bob Leonard, Applications Engineer, Datel, 11 Cabot Boulevard, Mansfield, MA 02048.
requirements are extreme. Because of CMOS and 16-bit STD specifications, the Harris (Melbourne, FL) 80C86 processor may be one of the first all CMOS microprocessors ported to the new STD bus. Improving the performance of the STD by placing higher performance processors on the bus is not the only way to enhance system throughput. In many cases, much of the processing overhead can be moved to intelligent I/O cards, like Mostek's serial and GPIB interface cards.

The STD bus has been limited in allowing multiple masters to obtain control of the bus. The Multibus and Q-Bus, on the other hand, have always had extensive support for multiple masters, with the expense of more bus interfacing and real estate. With just two backplane lines, bus acknowledge (BUSAK) and bus request (BUSRQ), the STD could only support a CPU card and one other bus requesting card. The early solution to the problem was to take the single BUSAK line and radially distribute it to four bus-requesting DMA channels, each prioritized and arbitrated. This allowed up to four DMA-based devices to access a global memory resource on a backplane cycle-steal basis. According to Finster, a second CPU in the same STD bus card rack poses similar problems. In order for both CPUs to be able to access the same memory or I/O resource through the backplane, some form of arbitration must be used to manage the resource. Ziatech proposed a method which uses a dual-port RAM on the slave CPU (Figure 2). The RAM is the only resource available to both CPUs. It requires the "locking out" of one CPU while the other uses the memory. Its advantage is throughput; a significant block of data in memory can be available to a CPU very quickly. The disadvantage is the need to select an addressing scheme for the dual-port memory. A slave is limited to either Z80 or 8088 systems. The scheme is achieved via a 3-bit cascade address, multiplexed on the STD bus bits A8-A10.

Another approach to the problem, proposed by Pro-Log, is to use a full multimaster CPU arbitration through the backplane. Unlike the Ziatech scheme which is open to other manufacturers, the Pro-Log scheme is proprietary. However, Paul Virgo, marketing manager at Ziatech, stated that the scheme may be available to other manufacturers in the future.

Pro-Log has implemented its multimaster arbitration interface on its new 7863 and 7864 8088 CPU cards. This has been achieved by a PAL implemented arbiter interface to the STD bus that allows up to 16 CPUs to exist on the bus simultaneously. The arbiter uses five of the STD bus control lines on its implementation (Figure 3).

Bus Request and Bus Acknowledge are the two control signals used by the arbiter to indicate when a processor is requesting the bus and when the bus is in use. The priority chain lines are used to prevent multiple processors from requesting the bus simultaneously. Normally, each processor has equal access to the bus. The control line (CONTROL) is used to synchronize all of the arbiters on the bus. The arbiter can be software configured to operate in one of four fundamental modes: Hardware Lock, Software Lock, Equal Access and DMA Lock. In the Hardware Lock configuration, the CPU sets an output port lock signal. Sensing this, the arbiter keeps the Bus Acknowledge asserted, preventing any other processor from accessing the bus until the lock signal is reset.

The Software Lock is initiated by insertion of a lock prefix to an 8088 instruction. The prefix locks the Bus Acknowledge line and prevents any other processor from accessing the bus until the instruction is completed. The equal access mode allows all processors to have equal access to the bus, and any arbiter can initiate a Bus Request when the bus request line is not asserted. At the time of a request, a processor on the bus must release the bus at the end of its current machine cycle. The requesting processor's arbiter then acquires the bus. If there is no pending bus request, arbitration does not take place and the bus remains a continual resource to the present processor (Figure 4).

The DMA lock mode is jumper configured. The processor card highest on the priority chain must be selected. This jumper reconfigures the Hardware Lock signal and allows the priority chain line (PC0) to be disabled under program control. All lower priority multimasters are prevented from accessing the bus under these conditions. The Bus Request and Bus Acknowledge lines accommodate DMA operation. The advantage of this approach is that true multiprocessing can be implemented. The disadvantage is that multimaster CPU's cannot access each other's memory and some STD bus signal lines are used in ways other than those in common use over the past seven years.

Finster stated that while the approach is sensible for the Multibus, VMEbus or Q-Bus it may be overkill for STD systems. The Micro/Sys approach is an I/O-mapped slave with its own CPU attached. Two (or more) CPUs cannot access each other's I/O or memory, but must communicate through I/O-mapped mailbox registers. However, each has the ability to interrupt the other CPU to get its attention. The advantages include operation with virtually any host CPU and lack of arbitration hardware. The disadvantage is throughput, as all data goes through a byte-wide channel.

Through the support of 16-bit processors, the STD will continue to hold the low-end process control market and will grow into the low-end microcomputer market. The CMOS bus standard will provide a new market for the STD that is not likely to be challenged by higher performance buses such as VMEbus and Multibus. Low-cost development tools based on the IBM PC will continue to aid system integrators by supplying them with more versatile and easier to use tools.
DO AS YOU’RE TOAD!

Or come to 3M, where you can leap to your own creative heights

Looking for the opportunity to realize your true potential? Come to a company where personal initiative counts. Without engineers and scientists who jump at the chance to be creative, 3M would never have developed a new generation of graphic arts proofing materials, a match print imaging system or our real time image processing equipment.

Because we encourage our technical people to take risks, 3M today is one of the most technologically diverse companies in the world, with over 50,000 products at last count. Our high technology research programs in areas such as DIGITAL IMAGING, IMAGE PROCESSING and ELECTRO OPTICS require the enthusiasm and initiative of experienced, degreed engineers and scientists in Electrical Engineering, Physics, Computer Science and Chemistry/Photo Sciences.

If our diversified technical environment appeals to you, we think you’ll also enjoy the quality of life in the TWIN CITIES of St. Paul and Minneapolis. The area’s been ranked tops in national studies. Why? Some are attracted by the high priority Minnesotans place on education and health care. Some appreciate the opportunity to enjoy lakes and parks and four-season living.

Various major league sports and outstanding cultural opportunities appeal to others. Recreational, cultural, civic and lifestyle opportunities abound for enjoyable day-to-day living.

If you’re interested in exploring career opportunities in our creative technical environment, send your resume or letter of inquiry to us at the following address: G.G. Kipers, Staffing and Employee Resources, Building 224-IW-02, 3M Center, St. Paul, MN 55144. An Equal Opportunity Employer M/F/H/V.

High Tech for the Human Spirit

3M
Chances are you've just found your CCD.

Custom or Off-The-Shelf, Our "TM" Series Cameras Offer System Compatibility at Sensible Cost.

Engineered for your system

Everyone is aware of the new, solid state cameras on the market. But finding one that is compatible with your imaging system can be difficult. At PULNix, we address each specific customer requirement so your system can be up and running in as short a time as possible.

How do we do it? By our commitment to quality and service. Starting with the highest quality CCD camera currently available, we provide numerous standard modifications and accessories. These include special genlock and sync interface systems, NTSC and CCIR format, internal or external sync, DIA converters, AGC defeat, internal IR cut filters, image intensifiers, and environmental housings.

Nonstop technical support

Our customer service does not end with an order. We believe in an ongoing relationship which follows through to complete user satisfaction. PULNix engineers and technicians are available for consultation and encourage inquiries regarding imaging applications. Our research and development program is adding new options all the time, often as a direct response to customer suggestions. When necessary, custom engineering or field service can be arranged to accommodate your production schedule.

Spectral Sensitivity Chart:

images, and low light sensitivity in a miniaturized package. Cameras are available in a black or beige one piece housing, or as a separate imaging module with remote power unit. All video products are warrantied for a full year from date of purchase. Contact us at one of the locations below so we can discuss specific applications. You may have just found your CCD.

PULNix "TM" Series Specifications

Pickup device Interline transfer CCD
Picture elements 384 x 491 (h/v)
Sensing area 8.8mm x 6.6mm (2/3” format)
Video out Composite EIA RS170
Scan system 2:1 interlace, NTSC or CCIR
Sync system Internal or external clock
Lens mount Mini-bayonet or C-mount
Min. Illumination 5lux w/ 0.3 foot-candles
Power 12V DC, 200mA typ.
Dimensions 1-3/4 x 1-1/8 x 5-1/4 inches (whd) including power unit; imaging module only, 2-7/8 inches long

PULNix

In the U.S. PULNix America, Inc.
770 A Lucerne Dr., Sunnyvale, CA 94086
408-733-1360

In the U.K. PULNix America, Inc.
Unit 3, Intec 1
Wide Road, Basingstoke, Hants, RG24 1QNE
Tel: 0256 47555
High-speed control applications are characterized by the need to test and perform operations on system inputs which are not necessarily in a fixed format or a given length. Typical system requirements are testing one or more flags on a polled or interrupt-driven basis, setting or clearing of subfields within a byte boundary, transferring large amounts of data in a short time and controlling peripheral devices. Concurrent with these operations is the need for predictable real-time response, accurate and tight timing loops, fast conditional branching and basic computational ability. These attributes must be performed at speeds which may be beyond the operating ranges of conventional microcontrollers.

The Signetics 8X401 microcontroller (Figure 1), which uses the Harvard architecture, allows pipelining address generation and instruction fetching with parallel instruction decoding and execution. This concurrency results in consecutive read-modify-write cycles, using either external or on-chip memory as either source or destination. The result is executed in a minimum of 150 nsec. The 8X401 represents a functional and performance enhancement over the Harvard architecture found in Signetics 8X300 and 8X305 microcontrollers.

The 8X401 microcontroller is a monolithic CPU implemented in Emitter-Coupled and Emitter-Follower Logic (ECL and EFL). It controls a series of peripheral devices which are attached to it by means of a standard 8-bit I/O bus. The 8X401 can be integrated into most support systems using the 8X300 and 8X400 family support devices.

The 8X401 microcontroller has a fixed instruction set with full on-chip decoding. The user is then spared from the details of writing or understanding microcode, as in bit-slice microcontrollers. The 8X401 has 32 instructions (Table 1), which

---

**Figure 1:** The Signetics 8X401 microcontroller uses the Harvard architecture and allows pipelining address generation and instruction fetching with parallel instruction decoding and execution.
besides such general arithmetic/logic operations as ADD and XOR, includes a variety of conditional jumps and returns.

All instructions are 20 bits long, and instruction memory is 8K words deep. Arithmetic/logic operations may be performed on 1 bit to 8 bits of the operand data subfield. Thus, a subfield (from a data byte) can be selected, an operation performed on it and the result written back to the source byte without disturbing the other bits. To expedite such operations, the 8X401 has an 8-bit ALU with full rotate/merge capabilities. A selectable wrap-around carry is present, allowing multiple byte additions. When a data byte represents the control signals to a peripheral, the 8X401's subfield manipulation ability obviates the need to read the entire byte back to the destination field.

The 8X401 has an independent address section with an independent 13-bit address arithmetic unit and a four-level push-down stack. The chip has status flags (Carry, ALU Not Zero, User Programmable Status Bit and Interrupt Receivable) pinned out as well as register addressable. A Status Input pin is provided which is sampled every cycle and can be used as a serial input, simplifying interprocessor communications.

To implement parallel transacting, three bank-select signals are provided, acting as ninth address bits when accessing data memory. These can switch between the input and the output phases of the same instruction to avoid addressing data memory when executing read-modify-write cycles on external memory. Only one of these signals is active during a peripheral read cycle, but one or two may be active during a write cycle, allowing data to be simultaneously written to two different addresses in external memory, which is particularly useful during initialization. The information conveyed by the 8X401 I/O interface is sufficient to allow 8X400 and 8X300 family peripherals to be attached directly to the 8X401 with no decoding or multiplexing/buffing glue. High-speed, high-throughput systems with minimal chip counts can then be configured with the 8X401 microcontroller.

To complement the 8X401 and to provide compatible interface functions, both the 8X470 I/O port and the 8X450 256-byte RAM fit directly on the 8X401 DA bus. The 8X470 I/O port may have each bit independently fuse programmed as a driver, receiver or latch (from either side) and may supply a status bit to the 8X401 on any specifically programmed bit. This feature, called multiprotocol polling, allows clusters of 8X470s to comprise a composite virtual status register.

The 8X450 is a high-speed static RAM which may be viewed as a register array extension, data buffer or general scratch pad. Two addressing modes allow direct 8X401 interfacing whereas another mode allows the part to be used easily with other standard microcontrollers and microprocessors.

When not using 8X401 family peripherals, the 8X401 microcontroller has an input signal termed Slow Clock Request (SCR) which doubles the executing time of one instruction to transact with slower peripherals. Thus, the entire I/O family of 8X305 and 8X300 microcontrollers may directly interface with the 8X401.

The 8X401 As An I/O Processor

Personal computers are growing increasingly more powerful. Computers which support a variety of peripherals and provide color graphics and network capability are not uncommon. In many of these systems the main processor is called upon to perform routine I/O control operations, in addition to running the user's application program. System performance would be improved if any of the tedious I/O control tasks could be off-loaded from the main processor.

With its bit-manipulation oriented instruction set, and its 150-nsec instruction cycle time, the 8X401 is suited for I/O control applications. It can be used as an I/O processor in personal computer applications (Figure 2).

System Design

The 8X401 off-loads various I/O control tasks from the host processor (Figure 2). These I/O tasks, which are controlled by the 8X401, include a 640 × 320 color display, a high-speed network, a parallel printer, a serial port and a keyboard. The host processor in this system is a 68000 microprocessor. The 8X401 presents a high-level software interface to the 68000. Host commands on I/O devices, such as DRAW LINE and TRANSMIT TO NETWORK, are implemented by the 8X401.

The hardware interface between the 8X401 and the 68000 is an 8X320 Bus Interface Register Array chip. The 8X320 can be thought of as a mailbox; it interfaces two independent ports, a primary and a secondary port, using either 14-byte or seven-word addressable data registers. Also within the 8X320 is a 16-bit flag register, which also can be either byte or word accessed. The 8X320 maps one status flag for each of its 14-byte data registers. When either the 68000 or the 8X401 writes to a data register, the appropriate flag is set. The status flags can then be polled to facilitate interprocessor communications.

The secondary port of the 8X320 is tied directly to the 8X401 I/O bus and is mapped onto its A bank. No external "glue" gates are needed. The primary port of the 8X320 is tied to the 68000's local bus. This interface requires the addition of only three glue gates, one OR gate, one NAND gate and one open collector buffer. The 68000 can then access the 8X320 either in byte or word mode. With byte-mode addressing, odd-address bytes are

---

Table 1: The 8X401 has a variety of instructions that includes conditional jumps and returns.

<table>
<thead>
<tr>
<th>Instruction Type</th>
<th>Variation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD</td>
<td>ADD</td>
<td>ADD with Carry</td>
</tr>
<tr>
<td>ADD</td>
<td>ADD I</td>
<td>ADD Immediate 8</td>
</tr>
<tr>
<td>ADD</td>
<td>ADD I5</td>
<td>ADD Immediate 5</td>
</tr>
<tr>
<td>AND</td>
<td>AND</td>
<td>AND I5</td>
</tr>
<tr>
<td>AND</td>
<td>AND I</td>
<td>AND Immediate 8</td>
</tr>
<tr>
<td>JUMP</td>
<td>JIFS</td>
<td>JUMP IF SI = 0</td>
</tr>
<tr>
<td>JUMP</td>
<td>JIFS</td>
<td>JUMP IF SI = 1</td>
</tr>
<tr>
<td>JUMP</td>
<td>JIFC</td>
<td>JUMP IF Carry = 0</td>
</tr>
<tr>
<td>JUMP</td>
<td>JIFC</td>
<td>JUMP IF Carry = 1</td>
</tr>
<tr>
<td>JUMP</td>
<td>JIFZ</td>
<td>JUMP IF ALU = 0</td>
</tr>
<tr>
<td>JUMP</td>
<td>JIFZ</td>
<td>JUMP IF ALU &gt; 0</td>
</tr>
<tr>
<td>JUMP</td>
<td>JSR</td>
<td>JUMP to Subroutine</td>
</tr>
<tr>
<td>MOV</td>
<td>MOV</td>
<td>MOVE</td>
</tr>
<tr>
<td>RETURN</td>
<td>RIFS</td>
<td>RETURN IF SI = 0</td>
</tr>
<tr>
<td>RETURN</td>
<td>RIFS</td>
<td>RETURN IF SI = 1</td>
</tr>
<tr>
<td>RETURN</td>
<td>RIFC</td>
<td>RETURN IF Carry = 0</td>
</tr>
<tr>
<td>RETURN</td>
<td>RIFC</td>
<td>RETURN IF Carry = 1</td>
</tr>
<tr>
<td>RETURN</td>
<td>RIFZ</td>
<td>RETURN IF ALU = 0</td>
</tr>
<tr>
<td>RETURN</td>
<td>RIFZ</td>
<td>RETURN IF ALU &gt; 0</td>
</tr>
<tr>
<td>RETURN</td>
<td>RNC</td>
<td>RETURN and Clear Carry</td>
</tr>
<tr>
<td>RETURN</td>
<td>RNC</td>
<td>RETURN and Set Carry</td>
</tr>
<tr>
<td>XEC</td>
<td>XEC</td>
<td>Execute</td>
</tr>
<tr>
<td>XMIT</td>
<td>XT6</td>
<td>Transmit Immediate 8</td>
</tr>
<tr>
<td>XMIT</td>
<td>XT6</td>
<td>Transmit Immediate 5</td>
</tr>
<tr>
<td>XOR</td>
<td>XOR</td>
<td>Exclusive OR</td>
</tr>
<tr>
<td>XOR</td>
<td>XRB</td>
<td>Exclusive OR Immediate 8</td>
</tr>
<tr>
<td>XOR</td>
<td>XRB</td>
<td>Exclusive OR Immediate 5</td>
</tr>
<tr>
<td>XOR</td>
<td>XR6</td>
<td>Exclusive OR Immediate 5</td>
</tr>
</tbody>
</table>

(continued on p. 85)
transferred over the 68000's lower data lines, D0-D7. Even-addresses are transferred over the 68000's upper data lines, D8-D15. With word-mode addressing, data is transferred over the entire 16-bit data bus of the 68000. Both read-modify-write and test-and-set classes of instructions are supported at the 68000/8X320 interface.

The various I/O devices of Figure 2 interface to the 8X401 through eight 8X470 programmable I/O ports and one 8X360 Memory Address Director (MAD). The 8X360 and two of the 8X470s are used to interface to the bit-mapped graphics memory. These peripheral devices are all mapped onto the 8X401's A bank. The 8X360 and the two 8X470s tie directly to the 8X401's I/O bus; no external glue or buffering is needed. The 8X360 generates the address needed to access pixel information contained in the bit-mapped memory. Data that can be either written to or read from the graphics memory is held in two 8X470s.

Two 8X470 I/O ports are needed to interface the 8X401 to the high-speed network. One 8X470 contains data to either be sent to or received from a serializer/deserializer. The other 8X470 is used to monitor and control various other signals needed to implement the network interface.

Because the printer used in Figure 2 is a parallel printer, the 8X401 requires one 8X470 port to send 8-bit ASCII data to the printer. Printer control and status lines are integrated into the system through a second 8X470. This second control and status 8X470 has additional capability above and beyond the printer interface. This excess is consumed by the serial port and keyboard interfaces.

The two remaining 8X470s are used to complete the UART and keyboard interface. One 8X470 is used to send or receive data from the UART. The second 8X470 is used to receive parallel data from the keyboard. In addition to the eight I/O 8X470s, the system contains one timer/counter 8X470. This port is used to interface the 8X401 to the timer/counter, which is used in system operation.

To improve system performance, it is desirable to provide first-in, first-out (FIFO) buffering for the network, the printer, the UART and the keyboard. The 8X401 implements FIFO buffers for these devices using an 8X450 256-byte RAM and software. This 8X450 is allotted all 256 locations on the B bank.

The 8X401 has 13 general-purpose registers on-board. In order to allow additional temporary storage capability, an 8X450 RAM has been added to the system (Figure 2). With devices already residing on the 8X401's A and B banks, the 8X450 is mapped onto the C bank. If desired, portions of this program storage 8X450 can be reassigned for additional FIFO storage.

The software configuration of the system is resident in the 8X401 program PROMs. The software consists of a basic real-time operating system and five applications modules (device drivers), one for each I/O device. The device drivers contained

Figure 2: The 8X401 may be used as an I/O processor in personal computer applications.
in PROM perform the actual control of each of five I/O devices. The operating system has three major parts, a process scheduler, an interrupt handler and a 68000 communications package. The I/O system may have multiple I/O devices active simultaneously. For example, the 68000 may have instructed the 8X401 to send data to both the printer and the serial port. The system may then have multiple device drivers simultaneously active.

To provide each I/O applications module some processing time, process scheduling with a time-slice algorithm is used. The process scheduler selects which active process is allowed to run next. Depending upon its priority, this selected process is allocated a specific amount of microcontroller time. The allocated time is loaded into the timer/counter 8X470 on the A bank, and the process is allowed to run. When the allocated time expires, an interrupt is generated by the timer/counter. The applications program is then interrupted and control is returned to the operating system.

In addition to handling interrupts from the timer/counter, the 8X401 must handle interrupts from the network, the UART and the printer. The interrupt handler determines the highest priority interrupt pending and takes the necessary action.

The last major part of the operating system is the 68000 communications package. Communication between the two processors is bilateral, with both the 68000 and the 8X401 communicating with each other through the 8X320. This communications package can be divided into two portions—a 68000 command module and an 8X401 request module. The 68000 command module, at every time-slice interrupt, polls the 8X320 to determine if any 68000 I/O commands have been given. If a command has been input to the 8X320, the 8X401 takes the appropriate action.

Only the 8X401 request module is allowed to communicate with the 68000. Any device driver which needs to communicate with the 68000 will make a system call. These system calls are responded to at time-slice boundaries, with the 8X401 request module activated. This module polls the 8X320 to determine if space for the device driver's message is available. If space is available, the message is stored in the 8X320 and a 68000 interrupt is generated. This interrupt is asserted using the 8X401's Programmable Status (PS) output pin. When the 68000 acknowledges this interrupt, through the 8X320, the 8X401 releases PS, removing the interrupt. If there is no space available in the 8X320, all messages from device drivers are stored in the 8X450 mapped on bank C.

As power increases in personal computers, greater burden is put on the main system microprocessor. The 8X401, implemented as an I/O processor, can help relieve some of this increased burden on host processors, improving overall system performance as well as price/performance ratio.

---

X.25 SOFTWARE

Before you make a decision, make a phone call.

If your data communications hardware project needs X.25 software, call us for the details of Gcom's reliable and affordable solution.

Gcom's ready-to-port X.25 software eliminates the time, money, and talent you would have to invest to develop your own. And it's been proven in the field through daily use since 1980 in OEM products ranging from plug-in boards for micros and minis to PADS and network DCEs.

Written in "C", Gcom's X.25 is fully portable and adapts easily to a wide range of architectures and operating environments.

Gcom X.25 delivers all the performance and speed you would design into your own system, too. Our unique internal structure makes the difference. With Gcom's X.25, the data drives the processing, so you're assured high speed and low memory space use—and all at a price that is much lower than any of the alternatives you may be considering.

One phone call will give you all the information you need to make your decision on X.25 implementation. Let us give you more details on the benefits of Gcom's X.25 and show you how affordable superior data communications software can be.

Gcom, Inc.
Specialists in Computer Communications
County Bank Plaza, Suite 509
102 E. Main
Urbana, Illinois 61801
(217) 328-7800

How useful did you find this article? Please circle the appropriate number on the Reader Inquiry Card.

Very Useful ........................................ 619
Useful ............................................... 620
Somewhat Useful .................................. 621

Circle 41

217-328-7800
We earned our reputation on the 6 o'clock news!

It took real innovation to earn our first Emmy for technical excellence in broadcast television. And a proven track record to record America's first manned space flight.

Which explains, perhaps, why Ikegami is rapidly becoming the first name in electronic imaging components.

Today, you'll find us wherever award-winning performance counts.

Providing original equipment manufacturers with the precision components demanded by a Space Age environment. With the same reliability that keeps the 6 o'clock news in focus night after night.

Outer space or inner space, you'll find us wherever products and their end users demand proven performers.

We're Ikegami. We can make a difference in how you do business. And what your business can do for you.

We'll stake our reputation on it.

Ikegami Electronics (U.S.A.), Inc., 37 Brook Avenue, Maywood, NJ 07607 (201) 368-9171

West Coast: (213) 534-0050 Midwest: (312) 834-9774 Southwest: (214) 233-2844 Southeast: (813) 884-2946

Circle 42
VICTORY IN SIGHT!

Thomson-CSF's ruggedized vidicons. When you simply cannot afford to lose sight of your target. No matter where. No matter how elusive.

- ruggedized to the highest military specifications,
- low-lag Sb-S3 and high sensitivity Si targets,
- compact, integral coil assembly models,
- zero-blemish quality area available,
- Nocticon® & Supernocticon® models for L3 TV,
- wide model range for tracking and surveillance.

Thomson-CSF. Here to strengthen your vision.

THOMSON-CSF COMPONENTS CORPORATION
Electron Tube Division
301 Route Seventeen North
RUTHERFORD, NEW JERSEY 07070
Tel. (201) 438-2300
TWX: 710889 7286.
**NEW PRODUCT FOCUS**

**SYSTEMS**

**In-Circuit Emulators Use Equivalent Of 8051 Bond-Out Chip**

A family of in-circuit emulators for the 8051, 8052 and 8044 single-chip microcomputers is now available from MetaLink Corp. (Chandler, AZ). Running on IBM PC or compatibles with an RS-232-C interface, each provides real-time, transparent emulation up to the maximum 12 MHz operating frequency of the microcomputers. The MetaICE-51 emulates the 8051 chip; MetaICE-52 emulates the 8052, and MetaICE-44 supports the 8044.

Since an 8051 bond-out chip is not marketed by Intel, MetaLink had to develop its own, and the company’s functional equivalent of such a chip is resident in the MetaICE series. The 8051 MetaICE series has a menu-driven interface with on-line help facility rather than a command-driven interface. Up to 16,000 hardware breakpoints can be provided by the series’ breakpoint mechanism. Other features of the MetaICE products include a disassembler, single-line assembler, save/restore system state, examiner/modify capability of all chip memories, dump/enter/fill/move/search/compare memory commands, experiment editor/compilation, opcode class editor, software simulator mode and optional symbolic debug capability.

In addition to an IBM PC or compatible, the system requires PC-DOS Version 2.0 or later version, 256 Kbytes memory, one floppy disk drive (MetaLink recommends two) and RS-232-C interface and cable. Operating requirements are +5 VDC at 2.0A, +9 VDC to +15 VDC at 250mA, -9 VDC to -15 VDC at 150mA. MetaICE-51 is priced at $2,895, MetaICE-52 is $3,195 and MetaICE-44 is $3,295.

—Lamneck
Circle 230

**SOFTWARE**

**Toolkit Integrates VLSI Design And Test**

Intended to ease the design and generation of test patterns for VLSI designs, TesTools from Test Systems Strategies (Beaverton, OR) extracts necessary information from CAD/CAE databases and generates programs for multiple test vendors. The first tool in the package, Pattern Bridge, provides the critical link between the circuit designer's simulation results and the test patterns created by the test engineer. Pattern Bridge converts simulation files directly into test pattern files compatible with the target test system. Information that is extracted and reformatted includes test vectors, format/timing, input/output control and pin definitions. This enables the test engineer to use the circuit designer’s simulation results as actual test patterns on the target tester. Test engineers can then determine the optimum conversion format for the desired tester configuration. This format automatically converts patterns from one tester to the other.

In addition, designers can use the test patterns created by test engineers to exercise their design in the simulator, an interaction previously not possible. This provides designers with a record of actual device behavior to compare with their simulations, thus improving prototype evaluation. Test patterns developed by test engineers can also be run on a fault simulator after conversion by the tool so test engineers can assist designers in evaluating the prototype.

The second tool, a pattern editor, enables test engineers to build a pattern to test a simulated design. Previously, design or test engineers needed to perform a large number of data entries to create or modify a test pattern. The Advanced Pattern Tool accelerates this process with multiple-format pattern generation, the ability to use Boolean operators and equations to compute pattern data from old data, as well as text editing for comments and pin definitions. Test Systems Strategies also provides the Emulator Modeling Utility for any test engineer who does not have access to a design simulator. It combines an intelligent pattern editor, logic emulator and symbolic assembler to simulate VLSI devices.

The TesTools family is available for use on UNIX, VMS, Aegis and RSX-II operating systems with configurations for popular design systems, simulators and VLSI testers. The Pattern Bridge ranges from $6,000 for workstations to $12,000 for VAX-II configurations. The Advanced Pattern Tool ranges from $5,000 for workstation use and $10,000 for use on the VAX-II. The Emulation Modeling Utility is $12,000.

—Aseo
Circle 232
A circuit board for the IBM PC/XT, PC/AT or compatible and a software driver provide interfaces for four telephone lines, which can be used to dispense information with toll-quality audio. The four audio channels of the NITA product, using prerecorded rather than digitized voice, can operate simultaneously with other applications on the PC. This is the initial product from Innovative Technology Inc. (ITI) (Roswell, GA).

The line interfaces are 64 Kbit/sec codecs as used for digitized telephone lines. Either 64 Kbytes or 256 Kbytes of dual-ported memory on-board stores the digitized speech as it is spooled off the PC's Winchester disk via DMA. By using the DMA channel, the PC can operate other applications and run NITA in the background. Combined with prerecorded speech, the voice quality is excellent.

A permanently installed re-entrant software driver controls the audioboard's operation and applications. Designed for OEMs and VARs, the NITA driver is written in C for portability. Other aids to software development include two demo application programs and their source code, an interface to the device driver and a simulator for both the PC board and the driver software.

This is one of the first telephone automation products designed for OEM use; ITI provides tools for writing applications rather than tailoring the product for one specific application. In addition, the dual-port memory allows the PC, which controls the system, to run other applications concurrently. NITA requires only about 25% of the PC's ability, mostly in disk access rather than processing power.

Use of all off-the-shelf parts including large RAM chips and single-chip implementations of codecs, DTMF receiver and microcontroller functions, makes the board simple. Price for the board plus driver and sample applications is $1,995 quantity 1-4, with discounts up to 40% for 40 pieces or more.

— Pingry
Circle 231

Yes! ☑ Mupac has everything you need for Multibus*Compatible Packaging...

...Including this NEW 7 position .75 pitch Multibus rack.

This flexible, compact and reliable packaging system can handle from 2 to 26 panels in easy to use modular increments. Features include panel guides on .60 and .75 inch centers, a backplane designed to eliminate crosstalk and noise, terminated bus lines and provision for parallel priority. Look to Mupac for multiple solutions to Multibus Compatible Packaging. Call or write for complete details today!

*Multibus is a registered trademark of Intel Corporation.

Circle 28

SEPTEMBER 1985 • DIGITAL DESIGN
Matrix STD BUS

The LINK™ Between Automation and Manpower.

Matrix STD BUS
Board Level Products
- Static and Battery-Backed Memory
- Floppy and Winchester Disk Controllers
- Serial and Parallel Communications
- Industrial I/O Cards
- Opto Display Drivers
- Stepper Motor Controls
- Counter-Timer and Real-Time Clocks
- Analog Signal Processors
- Z-80, 6809 Microprocessors
- Prototype and Extender Cards
- Motherboards and Card Cages
- Disk Systems and Enclosures

The LINK™ computers are rugged STD systems for demanding applications in automation and process control. They feature UNIX-like, OS-9 multi-tasking software or general-purpose FLEX, and support Pascal, "C", Basic, and Forth. Both 5-1/4" and 8" floppies and Winchester are offered. Motherboards incorporate passive terminations and card cages have vibration latching bars and reset buttons.
Image Peripherals Inc., the international pacesetter in electronic document imaging products, brings you unmatched performance in speed and accuracy—at affordable prices.

Image Peripherals' COPISCAN is the only one-to-three-pages-per-second scanner on the market selling for under $10,000. With resolutions ranging from 120 to 400 dots per inch (DPI), COPISCAN scans and digitizes any combination of text, handwriting, photographs or drawings for computer display, manipulation, or storage.

Here is a scanning unit so sophisticated that only 50 percent of its capabilities are required by today's most demanding imaging needs! And Image Peripherals' design for manufacturability makes possible a wide range of customized scanning products for OEM interfacing and integration.

Also available from Image Peripherals is DISPLAYSCAN, a 15-inch, full-page, flickerless image display terminal capable of customized resolutions from 100 to 300 DPI and memories from 512 KB to 16 MB. DISPLAYSCAN's software flexibility provides image manipulation, graphics and text mix, customized I/O utilities, high speed compression, and image storage.

Write or call for more information.

Image Peripherals Inc.
42 Nagog Park,
Acton, MA 01720
617-263-4005
**NEW PRODUCTS**

**COMPUTERS/SYSTEMS**

**Open-Frame VME Card Cages**

A series of open-frame double-height VMEbus card cages with integral backplanes have been designed to allow mounting in any attitude on any of four surfaces. They are constructed of anodized aluminum with a single motherboard backplane for the VMEbus and separate connectors from the I/O channel, with provisions for a P2 bus. Cages are available with 3, 5, 7, 9, 12, 16 or 20 slot capacity. Unit prices start at $295.00. **Electronic Solutions**, San Diego, CA  
Circle 128

**Multiple-Node Processor System**

Introducing a modular expansion approach to real-time computing applications, the SCI-Clone/32 uses Gould CONCEPT/32R minicomputers connected by a Reflective Memory System (RMS) to provide a real-time distributed database. The RMS distributes computer intelligence among several nodes simultaneously, providing automatic replication in real-time. Modularity allows the SCI-Clone/32 system to assign individual tasks to independent but closely interacting parallel processing nodes (CONCEPT/32 computers). Priced from $277,200 to $1,377,000. **Gould**, Ft. Lauderdale, FL  
Circle 132

**Color Workstation With MicroVAX II**

The VAXstation 520, based on the high-speed floating point processor introduced with Digital's MicroVAX II, includes 2 Mbytes of main memory, DEQNA Ethernet interface, MicroVMS operating system, 32-Mbyte Winchester disk and dual 400-Kbyte floppy disks. The VAXstation 520 features the 32-bit MicroVAX II processor and a Tektronix 4125 graphics subsystem. Price is $40,790. **Digital Equipment Corp.**, Maynard, MA  
Circle 131

**VMEbus Development System**

Combined with a terminal, the Plessey PME DS/68-1 VMEbus development system includes a CPU, memory board, intelligent interface, two backplanes and hard and floppy drives in a self-contained internally powered and cooled chassis. The CPU board includes an 8 MHz 68000 microprocessor, 128-Kbyte DRAM, 16-Kbyte EPROM with monitor, 16-Kbyte user EPROM space, 3 RS-232-C SIO channels, a PIO channel, a programmable timer and a real-time clock with battery back-up. **Plessey Microsystems**, Pearl River, NY  
Circle 126

**Computer-Video Editing System**

The Image Master is a computer-video editing system which allows tape shuttling and automatic assembly, multiple-image recording, overlays, complete list management and storage and security. The Image Master includes an audio-follow-video switcher and character generator. The system also includes a SMPTE time code generator and reader for both vertical interval and longitudinal time code. **Comvid**, Anaheim, CA  
Circle 134

**Family Of Minicomputers With 5-Year Warranty**

Parallel Computers' 300 XR family, which replaces the company's previous 300 system family, comprises the Model 30 and the Model 40. Each system is based on redundant, self-checking architecture. All key components, including CPU, memory, disk subsystems and power supplies are duplicated. If a component fails, its twin maintains operation to ensure continuous application integrity. The Parallel 300 XR family provides complete data protection through duplication on separate disk subsystems, automatic recovery from media failure and end-to-end verification. The computer is...
PURE GENIUS.
Low Cost OEM Image Processors for Multibus, Q-Bus, and Personal Computers.

The IP-512 family of image processing modules is the acknowledged standard by which all others are judged. Its high-performance features were previously available only in systems costing much more. But many smart OEMs now know better.

The IP-512 is a modular, real-time image processor that's plug-compatible with the Intel Multibus® and DEC Q-Bus™.

Interfacing with standard video sources, as well as slow-scan devices, it stores images in single or multiple 512 x 512 frame buffers and includes pipeline processing for real-time image averaging, summation, subtraction, convolutions, histograms, feature extraction, erosion, and dilation.

The modules also contain programmable Transformation Tables and provide for B&W and RGB output. Full-color processing is also supported.

Applications include: factory inspection, robotic vision, medical imaging, industrial radiography, microscopy, and image analysis, among others.

Imaging Technology also offers the PCVISION® family of image processing hardware and software for IBM-compatible personal computers. The PCVISION family allows OEMs to provide low-cost solutions for many applications requiring real-time image processing.

For details, call our Sales Department at (617) 938-8444, or write to:

IMAGING
Imaging Technology Incorporated
600 West Cummings Park, Woburn MA 01801
Tel: 948263

PCVISION is a registered trademark of Imaging Technology Incorporated. Multibus is a registered trademark of Intel Corporation. DEC and Q-Bus are trademarks of Digital Equipment Corporation. IBM is a trademark of International Business Machines Corporation.

Circle 35

See us at the Electronic Imaging Show. Booth #1517

NEW PRODUCTS

isolated from external power problems by integrated uninterruptible power systems. Model 30 is priced at $59,900, Model 40 at $74,900. Parallel Computers, Santa Cruz, CA Circle 129

High-Performance Technical Workstations

HP has expanded its HP 9000 technical computer family with the addition of a series of medium to high-performance workstations. Designated the Series 300, the workstations feature a choice of CPUs, displays, systems software, programming languages and peripherals. Two different CPUs are offered with the Series 300. For use in an entry-level to mid-range system configuration, a 10 MHz Motorola 68010 is available, while a 32-bit, 16.6 MHz 68020 is available for performing high-speed processing. With both CPU configurations, 1 Mbyte of RAM is standard, but expandable to up to 7.5 Mbytes. Integrated programming languages/operating systems available with the Series 300 include Basic 4.0, Pascal 3.1 and HP-UX. Prices for the Series 300 range from $3,500 to $55,000. Hewlett-Packard, Palo Alto, CA Circle 127

RISC-Based Computer Systems

Four computers designed for computationally intensive tasks, the 32/110, 32/130, 32/310 and 32/330, differ from each other in size, number of users and peripherals supported and amount of real memory. The 32/130 and 32/330 each delivers greater computing power than its series counterpart. Both the 100 and 300 series support the UNIX operating system and SPICE, NASTRAN and ANSYS. Each Ridge compute station supports color or monochromatic displays and standard Ethernet protocols. The 100 series stations are more compact than Ridge's 300 series and are less expandable. Each product can be networked via Ethernet technology to personal computers, superminicomputers and mainframes. Prices range from $39,000 to $69,000. Ridge Computers, Santa Clara, CA Circle 133
Multiply your options.

Take talent times teamwork. Quality plus creativity. And, with Xerox Electronics Division, you can advance the edge of electronics technology for the sophisticated office systems and products of tomorrow.

The options for involvement are outstanding: from system architecture and engineering to VLSI development, software to controllers and digital processors, even laser printing technologies. And the opportunities for accomplishment are just as astounding: our environment encourages and nurtures free-thinking and individual contribution. Professional possibilities include: Analog/Digital Circuit Design; Systems/Applications Software

Development; CMOS/NMOS Circuit Design; VLSI Process Development; CMOS/NMOS Product Engineering.

Ready for new opportunity in high-powered electronics? Then join Xerox Corporation where we offer competitive salaries and comprehensive fringe benefits, including profit sharing, 100% tuition reimbursement and excellent medical and dental plans. For immediate consideration, please send your resume (or our mini resume coupon below) to: Professional Staffing, Dept. DD985, A1-15, Xerox Corporation, Electronics Division, 701 S. Aviation Blvd., El Segundo, CA 90245. Xerox is an equal opportunity employer.

Exercise your options.

...by rushing this mini-resume to us today.

MINI RESUME

Name ____________________________________________

Address __________________________________ City ________ State ________ Zip ________

Home Phone ____________________________ Position/Title ____________________________

Present Employer ____________________________________________

Areas of Interest/Position Desired ____________________________________________

__________________________________________

__________________________________________

__________________________________________

XEROX
Hard Disk On An Add-In Card

Hardcard, a hard disk on an IBM PC plug-in board, comprises a 10-Mbyte disk drive with electronics, controller and file management and installation software on a plug-in card with dimensions of only 4" × 13" × 1". It can be installed directly into an IBM PC expansion slot. Price is $1,095. Circle 135

Optical Disk Drive

The optical disk drive 5984 is a 5¼”, WORM (write-once-read-mostly) storage system. Its double-sided 400-Mbyte removable cartridge offers a capacity of over 200 Mbytes of user space per disk side. It features pregrooved media for faster access. With the 5984, optical ROM disks can be read by it. Circle 138

160-Mbyte Disk Drive

With an average on-line access time of 18 msec under normal demand conditions, the atlas 160-Mbyte disk drive incorporates 50 read/write heads on 3 platters which can be stepped to a total of 160 cylinders or 8000 individual tracks. Each cylinder provides the computer with msec access to a full Mbyte of data. A head lifter mechanism eliminates contact start/stop of the 50 heads. The head configuration reduces the amount of arm movement and maintains acceptable response times under high demand. Circle 139

NEW PRODUCTS

PERIPHERALS

Hard Disk On An Add-In Card

Hardcard, a hard disk on an IBM PC plug-in board, comprises a 10-Mbyte disk drive with electronics, controller and file management and installation software on a plug-in card with dimensions of only 4" × 13" × 1". It can be installed directly into an IBM PC expansion slot. Price is $1,095. Plus Development Corp., Milpitas, CA Circle 135

Optical Disk Drive

The optical disk drive 5984 is a 5¼”, WORM (write-once-read-mostly) storage system. Its double-sided 400-Mbyte removable cartridge offers a capacity of over 200 Mbytes of user space per disk side. It features pregrooved media for faster access. With the 5984, optical ROM disks can be read by it. Optotech, Colorado Springs, CO Circle 138

160-Mbyte Disk Drive

With an average on-line access time of 18 msec under normal demand conditions, the atlas 160-Mbyte disk drive incorporates 50 read/write heads on 3 platters which can be stepped to a total of 160 cylinders or 8000 individual tracks. Each cylinder provides the computer with msec access to a full Mbyte of data. A head lifter mechanism eliminates contact start/stop of the 50 heads. The head configuration reduces the amount of arm movement and maintains acceptable response times under high demand. Alpha Data Inc., Chatsworth, CA Circle 139
NEW PRODUCTS

24"-Wide Electrostatic Color Plotter

Versatec’s second-generation color plotter plots at up to 1"/sec with a resolution of 200 points/in on paper or film. It can plot a D-size drawing in full color in 5.5 minutes, a monochrome plot in less than 1 minute. The Versatec plotter can produce a D-size drawing on paper for a total cost of about $0.90, on film for $4.00. Versatec, Santa Clara, CA Circle 137

Vector CRT Film Recorder

This vector film recorder provides 16,000 points per frame and infinite resolution between points. The recorder needs no vector-to-raster converter to accept the vector data. Two built-in standard interfaces, RS-232-C and HP-IB, are used in the unit. Camera operation, including film advance, is completely automatic. The unit can be networked to allow remote shared operation to greatly reduce the cost of operation to individual users. Price is $13,900. Hewlett-Packard, Palo Alto, CA Circle 136

COMPONENTS

High-Speed Programmable 8-Bit Microcomputer

A 12 MHz version of the 8751H 8-bit microcomputer allows designers to develop full-speed prototypes or to run

Convert RGB to Composite Video with Lenco's CCE-850 Encoder.

Now you can display computer colorgraphics on a standard NTSC color television monitor, or videotape the information for distribution.

Lenco's CCE-850 Color Encoder is specifically designed to encode most RGB colorgraphics displays to NTSC type video.

This small, self-contained unit may be used in either tabletop or 19" rack mounted configuration, and includes a built-in color reference bar test pattern to ensure proper NTSC color monitor alignment.

Check these outstanding features:
- RGB To Composite Video
- Auto Sync Detector
- Detailed Enhancement
- Color Test Patterns
- High Resolution
- Self-Contained

Call toll free 1-800-325-8494 today for detailed specifications, application notes, and price.

Lenco
300 N. Maryland St.
Jackson MO 63755
(314) 243-3147

Circle 26
NEW PRODUCTS

systems at full speed. In addition to the 4-Kbyte EPROM 8751H, a proprietary 12 MHz 8-Kbyte EPROM version, the Am9761AH is also available. The Am9761AH is a production and prototyping device for those applications requiring more than 4 Kbytes of on-chip memory. Priced from $63.00 to $73.70. Advanced Micro Devices, Sunnyvale, CA

Signal Conditioning Modules

Three signal conditioning modules for 3B Series Signal Conditioning Subsystem are available. The 3B45 and 3B46 are isolated frequency input modules; the 3B47 is a linearized thermocouple input module. The frequency input modules provide signal conditioning for tachometers, flow meters or any other transducer with a frequency-based output signal. The linearized thermocouple module isolates, amplifies and linearizes low-level thermocouple signals for computer-based temperature measurement. 3B45/45 and 3B47 priced at $225 and $250 respectively. Analog Devices, Norwood, MA Circle 147

Dual-Port Video RAM

The MB81461 video RAM from Fujitsu is a 64K × 4 device which features random access and serial access ports to simplify frame buffer designs. Organized as a 64K × 4 RAM and a 256 × 4 serial port, the RAM provides internal bidirectional data transfer between the two ports as well as I/O via the serial access memory port. Priced from $25.00 to $28.00. Fujitsu, Santa Clara, CA Circle 152

Fast 256K CMOS EPROM

Implemented in CMOS, the µPD27C256 is an EPROM offering 150 nsec access times and a 32K × 8 implementation. NEC is also offering an NMOS version of the part with a 32 K × 8 implementation. Production quantities of both devices are available in 28-pin cerDIPS. Extended temperature versions and a surface mount package (32-pin leadless chip carrier) will be offered late this year. Priced from $15.15 to $20.65. NEC Electronics, Mountain View, CA Circle 151

Two 300-Baud Modem ICs

Called the SCI1002 and SCI1003, two standard modem ICs feature full-duplex answer and originate operation. Each device contains all the circuitry needed to handle the signal processing tasks of a Bell 103-compatible modem. A transmitter squelch function simplifies handshaking and switching between voice and data modes. Analog loopback capability is also included for full testing the signal path. Priced from $25.50 to $28.00. Sierra Scientific, Sunnyvale, CA Circle 145

IMAVISION

Supermini Quality at a Micro Price!

- 32 bit full-colour IMAGE ANALYSIS for less than $25,000 U.S.
- High-speed link converts to an intelligent workstation.
- Very extensive software is functionally identical to well established minicomputer versions.
- Sets new standards for user friendliness.

See us at Electronic Imaging '85 Booth #1431

LANDSAT image of Niagara Peninsula

X-Ray security screening

Restoration of blurred image.

ROY BALL ASSOCIATES LTD.

1750 Courtwood Cres., Suite 300

Ottawa, Ontario, Canada K2C 2B6

(613) 226-7890 Telex 053-4712

Circle 61
Experimental Physicists
Electronics & Electro-Optical Engineers

Du Pont's R&D Programs in Electronics and Electro-Optics Are Growing Rapidly.

The groups you will be joining develop sophisticated instrumentation and measurement techniques to support new product development and existing businesses; optical disk R&D and electronic imaging are examples.

You must have a Ph.D. in physics or an M.S. or Ph.D. in electrical engineering. A strong experimental background is required, including applying lasers, video techniques or microcomputers for the development of electronic and imaging systems. Other opportunities exist for backgrounds in state-of-the-art signal processing and computer generation of algorithms for systems development. Extensive liaison required with other groups places a premium on your communications skills, both oral and written.

You will be headquartered in one of our electronics research laboratories in the Wilmington, Delaware area, with easy access to the cultural and rural lifestyle of Delaware, Pennsylvania, and eastern Maryland.

Salary is commensurate with your training and experience. You will participate in the highly regarded Du Pont benefits program, including relocation assistance. There are significant opportunities for personal/professional advancement.

For immediate consideration, please mail your resume, in complete confidence to:
Mr. E.W. Johnson,
Employee Relations Dept.,
Room X50085EI,
E.I. du Pont de Nemours & Co.,
Wilmington, DE 19898

An Equal Opportunity Employer M/F
U.S. Citizenship or Permanent Visa is required.
NEW PRODUCTS

256K DRAMs With Error Correction Coding

Two 256K dynamic RAMs—the 256K × 1 DRAM, MT1256, and the 64K × 4 DRAM, MT4064—feature on-chip error correction coding (ECC). Both products feature real-time on-chip ECC that results in reduced soft and hard error FIT rates. In addition to the usual 256K (262,144) bits available to the user, these 256K memories contain 128K (131,072) additional bits used for real-time on-chip ECC. ECC utilizes a technique based on the (12,8) Hamming Code that detects and corrects all single-bit errors. Priced from $6.50 to $12.25. Micron Technology, Boise, ID

COMPUTERS AND VIDEO COME TOGETHER AT COMVID

IF YOU'RE LOOKING FOR SOLUTIONS FOR YOUR VIDEO ANIMATION PROJECTS, COMPUTER GRAPHICS PRODUCTIONS, or VIDEO DISK PRE-MASTERS PROBLEMS, COMVID'S GOT THE ANSWERS.

Introducing the IMAGE MASTER. WE TAUGHT IT TO THINK LIKE AN ANIMATOR AND AN EDITOR SO YOU DON'T HAVE TO THINK LIKE A COMPUTER.

Here's just a sampling of what it can do:

- Single Frame Accurate Recording
- Exposure List Management Printing Capabilities
- Specialized Software for applications including Video Disk Pre-Mastering Animation
- Time Lapse Recording
- Automatic Assemblies Cycle and Batch Recording operations
- Multiple Search Functions
- Built-in SMPTE Vertical Interval and Longitudinal Time Code
- Multiple Video Switching with Dissolve and Key capabilities
- Upgradability to Multiple VTR Control
- On-board disk storage
- and even a project logging notebook.

AND, IF YOU'RE LOOKING FOR RGB TO NTSC VIDEO CONVERSION, LOOK NO FURTHER THAN THE RGB-30 WITH GEN LOCKING FUNCTIONS for frame buffers with no gen-locking capabilities, full function Sync Generator, wide ranging level acceptance including TTL, rack mountability, easy installation, "Plug-In, Patch-In, and Go Convenience," and Affordability.

The IMAGE MASTER and the RGB-30—just part of a growing family of innovations for the video industry's needs today and tomorrow. From Comvid.

WHERE GREAT IDEAS BECOME GREAT PRODUCTS

4085 E. LaPalma, Unit B, Anaheim, California 92807. For More Information or The Name of your Nearest Comvid Dealer Call (714) 666-1010
**NEW PRODUCTS**

**BOARDS**

**Caching Disk Controller**

Multibus-compatible, with a 2.5 Mbyte/sec transfer rate, this caching disk controller, the Rimfire 1200, supports SMD drives. Its caching architecture is suited to UNIX-based systems. It is possible to segment the cache (up to 32 Kbytes) into 52-byte minimum segments. The Rimfire 1200 can also perform disk handling, overlapped seeks, zero latency track read, sector skewing and sector slipping. Price is $2,195. **Ciprico**, Plymouth, MN Circle 163

**2-Mbyte Multibus RAM Board**

Operating all iLBx high-speed memory specifications, the DSB-020EL Multibus RAM board features on-board error correction. Designed to operate with all iLBx-compatible Multibus CPU boards, the RAM board offers integrators of iLBx-compatible CPU boards 1 Mbyte or 2 Mbytes of DRAM on a single card. The board consists of either 44 or 88 150-nsec DRAMs, an LSI RAM controller, an LSI EDC unit and the dual Multibus and iLBx interface. Priced from $1,084 to $1,796. **Pascot Inc.**, Irvine, CA Circle 149

**80186-Based SBCs For Multibus**

With Ethernet, hard disk, floppy disk and RS-232 capabilities, these two 80186-based SBCs for Multibus feature 512-Kbyte RAM with parity. The CP-2000 communications processor combines the functionality of a 186 CPU card, a 512-Kbyte memory card, an Ethernet controller card and an Octal RS-232/423 card. The FP-2000 file processor is functionally equivalent to a 186 CPU card, 512-Kbyte memory card, a disk controller card and a quad serial RS-232/423 card. The CP-2000 follows the IEEE 802.3 specification at a data rate of 10 Mbits/sec. The FP-2000 disk interface provides for dual 5 1/4" Winchester. Both are priced at $2,995. **Matrox**, Dorval, Quebec Circle 157

**VMEbus Disk/Tape Controllers**

The 751 VMEbus SMD disk controller and the 772 VMEbus 1/2" tape controller are designed on single standard VME size boards. Both support VME 32-bit address and data support. The 751 supports SMD interface disk drive up to 2.4 Mbytes/sec HSMD devices. The 772 will handle formatted 1/2" tape interfaces and support tape ranging start/stop models at 12.5 ips to GCR streaming models up to 200 ips. In addition, the 751 features a programmable throttle that controls the length of time the 751 remains on the VMEbus. Price for the 751 starts at $2,700. The 772 is priced from $1,300 to $2,000. **Xylogics**, Portsmouth, NH Circle 162
THINKING OF IMAGE PICKUP?
PICK OUR EXPERIENCE FIRST...

... and benefit from the expertise offered by a leader in a complete range of camera tubes and solid-state imagers: from starlight to arc light; from the far infrared to X-rays— we are the masters of the spectrum.

Primicons®: New, very high resolution, extremely low lag tubes for radiology and HDTV.

Vidicons®: Si and Sb2S3 targets for medical, military and surveillance TV.

Nocticons® \{ L3 imaging
Supermeticons® \{ down to photon-counting levels

Pyrticon®: Cost-effective thermal imaging with 0.15°C temp. resolution.

CCD Image Sensors: high resolution linear and area arrays available with antiblooming and light intensification.

Solid state X-ray detectors: high quantum efficiency bidirectional devices for fine resolution TV images in industrial checking and inspection.

X-ray Image Intensifiers: 15 cm to 40 cm input field tubes with performances that make them the world's number one!

THOMSON-CSF COMPONENTS CORPORATION
Electron Tube Division
301 Route Seventeen North
RUTHERFORD, NEW JERSEY 07070
Tel. (201) 438-2300
TWX: 710989 7286.

THOMSON-CSF
ELECTRON TUBES

Circle 44
**NEW PRODUCTS**

**DEC Controllers With 2.5 Mbyte Disk Transfer Rates**

Enhanced to handle 2.5 Mbyte/sec disk transfer rates, these two multifunction disk controllers are designed for Q-Bus and Unibus-based minicomputers. The Spectra-25-Plus and Spectra-121-Plus controllers each support SMD interface disks and 1/2" tape (1 Mbyte/sec) drives simultaneously. They emulate DEC's RM02/5, RM80 disk and TSII tape drives. The Spectra-121-Plus also emulates DEC's RP04, RP05, RP06, RP07 disk drives. The quad-wide 25-Plus enables DEC's Q-Bus-based systems to support two physical and eight logical disk drives and four tape drives. Prices are $3,200 (Spectra-25-Plus) and $5,000 (Spectra-121-Plus). Spectra Logic, Mountain View, CA

**Circle 160**

---

**15 MHz Unibus SMD Controllers**

With data transfer rates up to 1.8 Mbytes/sec, these two enhanced SMD disk controllers are designed for PDP-11 Unibus and VAX systems. The MDB-DKII-RM/-RP controllers will operate disk drives with an SMD interface that can operate at the standard rate of 1.2 Mbytes/sec as well as the 1.8 Mbyte rate of the Fujitsu Eagle. On a two-drive system, two logical units per drive can be supported for a maximum of four logical units. An onboard disk address translator (DAT) provides attachment of different configuration SMD disk drives to the controller, without requiring modification of system software drivers or the main controller firmware. Price for each is $3,900. MDB Systems, Orange, CA

**Circle 156**

---

**DIGITAL DESIGN • SEPTEMBER '85**
Micro/sys: the last word in STD BUS products.

The Micro/sys STD BUS product line includes all of the functions required to implement your instrumentation, control, data acquisition and handling systems.

Choose from the strongest STD-8088 and STD-280 line of:
- Processors
- Controllers
- Communications
- Development Capabilities
- IBM-PC
- Analog I/O
- Mass Storage

And other products that can optimize system performance:
- Software
- Cardcages

When you take advantage of Micro/sys STD BUS products, you benefit from:
- Reliability
- Ease of use
- Thorough documentation

Call or write for your FREE copy of the Micro/sys STD BUS Product Selection Guide. It’s the ultimate authority for STD BUS products.

Micro/sys

1011 Grand Central Avenue
Glendale, CA 91201-3010
(818) 244-4600 • TLX170788

NEW PRODUCTS

VME PROM Board

Featuring multilayer construction, this VME EPROM/RAM/EEPROM board has two independent sections each capable of accepting up to 8 memory devices. It can be configured to address between 16K and 1M of EPROM, 16K and 12K of RAM or 16K and 128K of EEPROM, or a combination of the three. Supporting 32-bit addressing and 32-bit data transfers, the board can respond to one or several different address modifiers simultaneously. Central Data, Champaign, IL

Video Disk Graphics/Text Overlay Board

Designed to overlay color graphics images and alphanumeric text onto a NTSC color video signal, this color graphics controller, the OVR-640, contains a separate graphics memory of 640 x 400 x 2 pixels for high resolution with 4 simultaneous colors and text memory for a single page of 25 x 80 characters. The graphics memory can also be configured as 320 x 400 x 4 pixels for mod-
NEW PRODUCTS

An on-board ROM-based look-up table selects these 16 colors from a palette of 128 shades. The text memory can also be configured for two pages of 25 x 40 characters. Price is $1,495. Matrox, Dorval, Quebec

**Serial Communications For VMEbus**

An asynchronous serial communication board, the XVME-428 features eight independently software configurable serial ports that are compatible with RS-232-C, RS-422-A or TTL lines. The board also features on-board intelligence provided by 10 MHz 68000 CPU and firmware, programmable baud rates ranging from 50 to 19.2K baud and the ability to automatically execute XON/XOFF and modem control handshaking tasks. Price is $2,200.00. Xycom, Saline, MI

**Controller For 8 To 20 ppm Nonimpact Printers**

Designed for 8 to 20 ppm nonimpact printers, this raster image processor is a member of the firm's Pixxon 300 Controller Family. The Pixxon 300/SBC provides text, business graphics and text/graphics merge capabilities. Full vector graphics via a 1 Mbyte bit map are available as an option. The controller can be interfaced with the Xerox 2700, Canon CX, Ricoh 4080/4121 and General Optonics Holoscan 28, as well as non-impact printers. Other features include 384 Kbytes of RAM and Centronics-like parallel port. Price is $500. Electronic Machine, Los Angeles, CA

**Magnetic Bubble Memory Board For VMEbus**

Jointly developed by Xycom and Motor-
For reliable performance in your STD BUS System, specify CCSI modules and card cages. Choose from our processors, memories, I/O's, controllers and support equipment. For specialized control requirements, CCSI will custom design a system to meet your most critical needs.

Write or call, today, for complete information.

Contemporary Control Systems, Inc.
2733 Curtiss Street, Downers Grove, Illinois 60515  (312) 963-7070

Circle 75

New Ideas on the STD BUS

9 Functions + Multiprocessing on 1 Single Board Computer

- Z80 CPU to 6 MHz
- Master/slave multiprocessing
- 2 RS232/422 serial ports
- 64k battery-backed RAM
- Real time clock/calendar
- SBX connector
- Parallel port
- 32k EPROM
- Timer

CPU-9 from $250

10 Megabytes of Plug-In Hard Disk Drive Storage

- A complete hard disk subsystem that fits entirely inside an STD BUS card cage
- Low power needs and compact size make it ideal for portable or remote field applications
- Package consists of WIN-358 controller and integrally mounted 3½" Winchester
- Easy and inexpensive upgrade to floppy based systems
- 20 or 40 Mbyte versions available

WIN-3-HDD-10 $1100

NEW PRODUCTS

ola, this bubble memory board was accomplished using Motorola's MBM-2011 bubble memory chips and an on-board 68B09 CPU for the intelligent interface. The Xycom board is designated the XVME-160: the Motorola is the MVME-250. The module can provide up to ½ Mbyte of nonvolatile storage and is designed to operate in the 0°C to +65°C operating range, and the -40°C to +80°C storage range. A P2 connector provides future expansion capabilities. Xycom, Saline, MI  

Motorola, Tempe, AZ

Circle 154  Circle 155

Compatible Sequence-Of-Events Boards

The MP840 is a 24-channel, Multibus-compatible, sequence-of-events board. It

Circle 59

Circle 59

Circle 59

Circle 63

SEPTEMBER 1985 • DIGITAL DESIGN

Computer DYNAMICS

105 S. Main Street, Greer, S.C. 29651  (803) 877-7471

Circle 63

Circle 63

Circle 63

Circle 63

Circle 63

Circle 63

Circle 63
reads the static state of an input, or monitors the state of a discrete input, and records any change in the state of that input. Data is time-stamped with 1 msec resolution and stored, along with the polarity of the input, for later access by the system's CPU. Data can represent the change of any 1 input or the simultaneous change of all 24 inputs. **Burr-Brown**, Tucson, AZ

**SOFTWARE**

**PCB Layout System**

Recal-Redac has introduced Visula, a fourth-generation printed circuit board design system for high-density boards using CMOS, TTL and discrete components. The software runs on Apollo's (Chelmsford, MA) 32-bit computers and includes Logic Capture for schematic entry, a Memory Router for routing PC board memory areas and an Advanced Router which is a re-entrant, orthogonal fine-line router capable of routing boards up to 50 layers thick. The PCB Design Software handles the latest technologies, including surface-mounted devices, pin grid arrays, buried vias and fine-line routing. Other features of Visula include a relational database and on-line electrical rule checking. Currently available, Visula sells for $120,000. **Recal-Redac**, Westford, MA

**Physical Modeling System For Simulator**

HICHP, adds physical modeling capabilities to the functional model language provided with the HILO logic simulation software package. With HICHP, inclusion of a VLSI component into a model library requires physically connecting the device to a personality board and describing the external pin connections and their associated delay parameters. Using HICHP also eliminates the chance for introducing software modeling errors into the design verification process by using the functionality of the actual part during simulation. This guarantees accuracy of simulation results much earlier in the design cycle. Price is $36,000. **GenRad**, Santa Clara, CA

**CAE Design Simulation**

The QUICKSIM family is a software application package for logic and fault simulation, as well as worst-case timing analysis. It consists of QuickSim logic simulation, QuickFault interactive fault simulation and QuickTime timing analysis. QuickSim provides true interactivity of stimulus and probes, and 12-state simulation for MOS verification. Simulation support includes 95 classes of primitives models, QuickParts, the Mentor Graphics Hardware Modeling Library and Behavioral Language Models. QuickFault's concurrent algorithm provides fault analysis and a graphical display of cumulative fault detection, undetected faults and fault blockages. QuickTime provides worst-case timing, minimum and maximum timing, and timing using the same stimulus and display format as all QUICKSIM family functions. Priced from $14,500 to $16,500. **Mentor Graphics**, Beaverton, OR

**Expert System Software**

Written in assembly language, the Knowledge Delivery System (KDS) automatically produces up to 16,000 rules per knowledge module, up to 4096 cases and conclusions per knowledge module and up to 12 conditions per case. A developer can make a complete expert system using English in fully interactive process; no symbolic programming or batch preparation is required. The user can select either forward or reverse-chaining, and 128,000 characters are available for optional help screens which can be prepared with a built-in word processor. Price for the development system only is $795. **KDS**, Wilmette, IL

**Comten X.25 Interface With NPSI Capabilities**

A network connectivity software product, the Comten X.2 Interface to Packet-Switched Data Networks has features equivalent to IBM's NCP Packet Switching Interface (NPSI) Releases 3.1 and 4.0. It resides in an NCR Comten communications processor and includes an optional module that gives SNA network planners an IBM-type host-dependent implementation of X.25 access. Comten X.2 still offers the packet adapters or packet assemblers/dissamplers (PADs), which control host and terminal connections and link users' SNA and pre-SNA terminals to SNA or emulation hosts via X.25 networks. License fee for Comten X.2.5 depends on modules selected. **NCR**, St. Paul, MN

**THE SLICER**

Real 16 Bit Power on a Single Board—Featuring the Intel 80186

- Complete 8 MHz 16-bit microprocessor on a 6" x 12" board
- 256K RAM, plus up to 64K EPROM
- SASI port for hard disk controller
- Two full function RS232C serial ports with individually programmed transmission rates—50 to 38.4K baud
- Software compatibility with the 8086 and 8088
- 8K of EPROM contains drivers for peripherals, commands for hardware checkout and software testing
- Software supports most types and sizes of disk drives
- Source for monitor included on disk
- Bios supports Zebec 1410 and Western Digital WD 1002 SHD controller for hard disks
- Modifications available for specific applications

Fully assembled and tested only $995. Also available in kit form. Operating systems are CP/M 86 by Digital Research, Inc. ($85), and MS DOS by Microsoft Corporation ($175). Prices subject to change without notice. Also available: THE SLICER SYSTEM EXPANSION BOARD for expanded memory, additional ports, and real time clock.

The SLICER PC EXPANSION BOARD gives your Slicer high performance video capability.

**SLICER Computers Inc.**

2543 Marshal St. N.E.
Minneapolis, MN 55418
612/788-9481
Telex: 501357 SLICER UD

**Circle 74**
DISCOVER ITEK

During ELECTRONIC IMAGING '85

Join us for a discussion. Join us for a career.

Discover what ITEK Optical Systems means to Information Technology by calling us before or during Electronic Imaging '85 in Boston. We hope to have the opportunity of meeting you to discuss your interests and the many technical challenges which ITEK is undertaking in advanced optics and imaging. Then, we'd like you to consider helping us meet those challenges by joining us for an exceptional career.

Make the most of your visit to Boston by discovering the opportunities at ITEK.

Call Lou Chrostowski at (617) 276-2950 before or during Electronic Imaging '85 to set up an appointment.

IMAGING TECHNOLOGY

- DIGITAL IMAGE PROCESSING
- SIGNAL PROCESSING
- IMAGE EXPLOITATION
- REMOTE SENSING
- IMAGES ANALYSIS (multispectral)
- PHOTOGRAPHIC ELECTRO-OPTICAL.
and INFRARED SYSTEMS
- MODELLING & SIMULATION

ITEK has an immediate need for individuals capable of filling the following roles:

Principal Image Scientist

Experienced in directing technical projects on image collection and exploitation.

Image Scientists

Experienced in systems analysis or image interpretation of film E/O, IR, SAR, and multispectral imaging.

Electro-Optical Lab Manager

Must have at least 10 years experience in image processing of airborne reconnaissance and remote sensing systems.

If unable to visit us during Electronic Imaging '85, please forward your resume to Lou Chrostowski, ITEK Optical Systems, 10 Maguire Road, Lexington, MA 02173. We are an affirmative action employer M/F U.S.

Citizenship is required.

Advertiser Index

Appleton Thermal Papers .......... 49
Aptec Computer Systems ........ 18
Augat Interconnection Systems .. 101
Augat Qwikturn ................. 90
Celco ......................... 33,103
Central Data .................. 35
Century Data Systems ... 63
Computer Dynamics .......... 106
Comvid ........................ 100
Contemporary Control Systems .. 106
Dage/MTI .................... 100
Data Translation ............. 14
Datacube .................... 1
Datel .................................. 75
Du Pont ............................ 99
dy4 ................................ 65
EG&G Reticon .................. 96
Eikonix ........................... 28
Force Computers ................ 2,3
Gecom ............................ 86
Gould AMI ...................... 42
Gould IGD ....................... C2
Hewlett Packard .................. 26
Hitachi America, LTD ............ 7
Houston Instrument .......... 25
Hybricon ......................... 8
Ikegami Electronics USA .... 87
Imaging Peripherals .......... 92
Imaging Technology ........... 53,94
Imperial Technology .......... 40
Integrated Scientific .......... 106
International Imaging Systems .. 67
ITEK.......................... 108
Kkonan ......................... 103,105
Kontron Electronics .......... 58,59
Lenco Electronics .............. 97
Litton Electronic Devices .... 20
Logica .............................. 6
3M/Imaging Systems .......... 45,77
Matrix ............................. 91
Micro/Sys ...................... 104
Micro Switch .................. 37
Mostek ............................ 70
Mupac .............................. 90
Nicolet ............................ 10
Number Nine ................... 41
Numerix ............................ C4
Omnicomp ....................... 55
OMTI Scientific Micro Systems .. 22
Panasonic ..................... 9
Perceptics ..................... 39
Photo Research ................. 47
Plessey Microsystems .......... 73
Power Systems ................ 69
Pulnix America ............... 78
Roy Ball Associates .......... 98
Shintron ..................... 93
Slicer Computers ............. 107
Summagraphics ............... 12
Systech ........................... C3
Television Equipment .......... 104
Thomson-CSF ................. 88,102
Vectrix ............................ 16
Vicom Systems ................ 56
Xerox .............................. 95
Xybion Electronic Systems .... 104,105