# Tektronix<sub>®</sub> 8501 DATA MANAGEMENT UNIT SERVICE INSTRUCTION MANUAL # **WARNING** THE FOLLOWING SERVICING INSTRUCTIONS ARE FOR USE BY QUALIFIED PERSONNEL ONLY. TO AVOID PERSONAL INJURY, DO NOT PERFORM ANY SERVICING OTHER THAN THAT CONTAINED IN OPERATING INSTRUCTIONS UNLESS YOU ARE QUALIFIED TO DO SO. **PRELIMINARY** 8501 DATA MANAGEMENT UNIT **SERVICE** Tektronix, Inc. P.O. Box 500 Beaverton, Oregon 97077 | Serial Numbe | | |--------------|--| 061-2355-00 #### WARRANTY Tektronix warrants that this product, excluding customer-supplied equipment, is free from defects in materials and workmanship. The warranty period is ninety (90) days from the date of shipment. Tektronix will, at its option, repair or replace the product if Tektronix determines it is defective within the warranty period. CRTs are warranted for one (1) year. During the nine (9) months following expiration of the product warranty, Tektronix will replace defective CRTs at no charge for the material. In the forty-eight (48) contiguous United States, the District of Columbia, and in other areas where Tektronix normally offers onsite service for this product, Tektronix will provide this service at no charge during the product warranty period described above. In areas where Tektronix does not offer on-site service for this product, warranty service will be provided at no charge if the product is returned, freight prepaid, to a service center designated by Tektronix. Tektronix may use the original vendor's service organization to service any product that is supplied but not manufactured by Tektronix. Tektronix is not obligated to furnish service under this warranty: - to repair damage resulting from attempts by personnel other than Tektronix representatives to install, repair, or service the product; - to repair damage resulting from improper use or from connecting the product to incompatible equipment; - if personnel other than Tektronix representatives modify the hardware or software. There is no implied warranty of fitness for a particular purpose. Tektronix is not liable for consequential damages. Copyright © 1980 by Tektronix, Inc. All rights reserved. Contents of this publication may not be reproduced in any form without the permission of Tektronix, Inc. Products of Tektronix, Inc. and its subsidiaries are covered by U.S. and foreign patents and/or pending patents. TEKTRONIX, TEK, SCOPE-MOBILE, and registered trademarks of Tektronix, Inc. TELEQUIPMENT is a registered trademark of Tektronix U.K. Limited. Printed in U.S.A. Specification and price change privileges are reserved. #### PREFACE #### INTRODUCTION This Service Manual contains information required to repair an 8501 Data Management Unit. This manual contains few operating instructions other than those required to service the 8501. ## Intended Use of this Manual This manual is designed to be used by trained service technicians. This manual is not designed as a training tool. The intent is to provide sufficient information to allow a technician to locate a problem to a particular block of circuitry on a circuit board. #### ABOUT THIS MANUAL This Manual gives you an introduction to the software and hardware components of the 8501 Data Management Unit. In addition, this Manual describes, on a block diagram level, the operation of the hardware within the 8501. At the rear of this Manual are schematic diagrams and parts lists. The Manual is divided into the following sections: - Section 1 This section provides an overview of the hardware and software used with the 8501 Data Management Unit. - Section 2 Installation information is provided in this section, along with strap and jumper options for each circuit board. - Section 3 This section contains information on the use and interpretation of ROM-based diagnostics within the 8501. - Section 4 This section provides information on the use and interpretation of disc-based diagnostics. ## NOTE Disc-based diagnostics are not available at this printing. When they do become available, they will be released on a separate diagnostics disc. - Section 5 The operation of the 8501 is discussed in this section. Flow charts are used, illustrating the communications between elements within the 8501. - Section 6 The 8501 specifications are located in this section, along with I/O port descriptions. #### Preface—8501 DMU Preliminary Service - Section 7 This section describes the operation of the LSI-11/2 processor used in the 8501. - Section 8 The 32K RAM board is described in this section. - Section 9 This section describes the 8501 Utility board. - Section 10 This section describes the 8501 I/O board. - Section 11 This section describes the 8501 Communications Adapter board. - Section 12 This section describes the 8501 Flexible Disc Controller board. - Section 13 This section describes the 8501 Power Supply - Section 14 This section contains the 8501 Replaceable Electrical Parts List. - Section 15 This section contains the 8501 schematics. - Section 16 This section contains the 8501 Replaceable Mechanical Parts List. ## Nomenclature ## NOTE The terms DEC and LSI-11/2 are used throughout this manual. DEC and LSI-11/2 are registered trademarks of the Digital Equipment Corporation, Maynard, Massachusetts. Octal Notation. Octal notation is used throughout this manual in reference to data and address information, unless otherwise noted. #### Schematics The schematics at the rear of this manual use a high/low convention to describe the asserted state of any signal lines. Each line name is followed in parentheses with its asserted state, I.E.: HALT (L) -- indicates that the HALT line is asserted low R/W (H/L) -- indicates that when high, R is asserted -- when low, W is asserted. ## Change Information Change notices are issued by Tektronix, Inc., to document changes in the manual after it has been published. Change information is located in the back of this manual, following the yellow tab marked "CHANGE INFORMATION". When you receive this manual, enter any change information into the body of the manual, as indicated on the change notice. ## Revision History As this manual is revised and reprinted, revision history information is included in the text and diagrams. Original manual pages are indicated by the "@" symbol at the bottom inside corner of the page. Existing pages of manuals that have been revised are indicated by a revision code and date (REV B SEP 1979) in place of the "@" symbol. New pages added to an existing section, whether they contain old, new, or revised information, contain the "@" symbol alongside the revision date (@ SEP 1979). ## Related Manuals The following manuals may contain information useful to the service technician. | T: | i t | 1 | e | |----|-----|---|---| | | | | | Microcomputer Handbook Microcomputer User's Guide 8301 MDU Service Manual 8550 MDL Installation Guide 8550 MDL Users Manual # Source Digital Equipment Corporation Publication #EB-07948-53/77 Digital Equipment Corporation Publication #EK-LSI11-US-001 Tektronix, Inc. Tektronix, Inc. Tektronix, Inc. # TABLE OF CONTENTS Page ## PREFACE | SECTION 1 GENERAL INFORMATION | | |-------------------------------|--------| | Introduction | | | System Overview | | | Software Architecture | | | DMA | | | Interrupts | | | Diagnostics | | | Hardware Architecture | | | Processor | _ | | Memory Board | | | Utility Board | | | I/O Board | | | Communications Adapter | | | Flexible Disc Drive Units | | | Flexible Disc Controller | . 1-15 | | Power Supply | . 1-19 | | Optional Accessories | . 1-19 | | Related Manuals | . 1-20 | | | | | SECTION 2 INSTALLATION | | | Introduction | 2-1 | | Site Selection | 2-1 | | Unpacking | 2-3 | | Installation Procedures | 2-4 | | Line Voltage Selection | | | Circuit Board Installation | | | Power-Up Procedure | | | Storage and Reshipping | | | Reshipping | | | Storage | | | Strapping Options | | | LSI-11/2 Processor | | | Master Clock Enable | | | Event Interrupt | | | Power-Up Mode | | | 32K Memory | | | Bank Swap | | | Memory Size | | | | | | Bank Select | | | I/O Space | | | Refresh Enable | | | Bus Driver Enable | | | Utility Board | | | Maintenance | | | Framing Error | | | Port Interrupt Vectors | | | Parity and Bits/Character | . 2-22 | | Programmable Baud Rate | 2-22 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | Port Baud Rate Selection | | | Port Mode Selection | | | Front Panel Power Control | | | ROM and LTC Enable 2 | | | Port Interface Addresses | | | Power Control Enable | 2-25 | | Communications Adapter | 2-26 | | Interface Type | 2-27 | | Stop Bit Select | | | Alternate Baud Rates | 2-27 | | I/O Board | 2-28 | | Parity and Bits/Character | 2-29 | | Transmit Ready Straps | 2-30 | | I/O Board Port Address | 2 <b>-</b> 31 | | Flexible Disc Controller | | | Data Bus Enable | 2 <b>-</b> 33 | | Diagnostic Input | | | Write Precompensation | 2 <b>-</b> 33 | | Time-Out Disable | 2-33 | | Hi-Z 2 | | | Wait-State Inhibit | | | Address Decoder Disable | | | Drive Control Disable | | | | - 3 | | SECTION 3 ROM-BASED DIAGNOSTICS Introduction | 3_1 | | The Firmware | | | Hardware Restrictions | | | The Utility Board LEDs | | | | 3-3 | | Operation | | | Commands | | | The Diagnostic Diagrams | | | Power-Up Test Descriptions | | | Introduction | 3-8 | | Test No. 1 RAM Test | | | Test No. 2 ROM Test | | | Test No. 3 CPU Status Test | רו – כ<br>1.2 ב ≥ | | Test No. 4 Line-Time Clock Test | λ<br>2-21 | | Test No. 5 Flexible Disc Controller Test | 7-24 | | The Debugging Mode | | | Introduction | 7-28 | | Entering the Debugging Mode | 3-28 | | The Restart (REn) Commands | | | Accessories | | | Verification Routines | | | Track/Sector Verification | | | High-Speed Interface Verification | 7 <b>-</b> 25 | | | 3-38 | | | 3-30<br>3-39 | | | 3-39 | | | 3-37<br>3 <b>-</b> 40 | | The ODT Terminal | | | Manual System Boot-Up | 3_41 | | named approximation of the second sec | , | | Bypass the Power-Up Tests | <b>3-4</b> / | | Maintenance Jumper | 3-42 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | SECTION 4 DISC-BASED DIAGNOSTICS | | | General Information Introduction The Software Hardware Restrictions The Run Codes Executing the Disc-Based Diagnostics Fixtures Required Test Connections Executing Procedures Diagnostic Execution The 8501 Failed Test Program Descriptions The Diagnostic Diagrams Test No. 1 RAM Memory Test Test No. 2 ROM Test Test No. 3 CPU Test Test No. 5 AUXPORT Test Test No. 6 HSIPORT Test Test No. 7 Disc/Drive Test Error Message Summary RAM Test Messages CPU Test Messages Line-Time Clock Messages MISPORT Test Messages Disc/Drive Test Messages Disc/Drive Test Messages Miscellaneous Error Messages LED Error Summary LED Error Summary | 1222444580112581405889990256<br>444444444444444444444444444444444444 | | SECTION 5 FUNCTIONAL PROCEDURES | | | Introduction | 5-1<br>5-3<br>5-6<br>5-11 | # SECTION 6 SPECIFICATIONS | Introduction 6-1 Characteristics 6-1 Electrical Characteristics 6-1 Environmental Characteristics 6-2 Physical Characteristics 6-2 Processor Interface 6-2 Port Characteristics 6-10 RS-232-C 6-12 RS-422 and RS-423 6-13 ASCII Code Chart 6-14 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SECTION 7 LSI-11/2 PROCESSOR | | Introduction 7-1 Jumpers 7-1 Power-Up Mode Select Jumpers 7-1 Terminal ODT Commands 7-4 Bus Protocol 7-6 Trap Vectors 7-14 Trap Priorities 7-15 LSI-11/2 Instruction Execution Times 7-15 DEC 72-pin - 8501 100-pin Interface 7-20 | | SECTION 8 MEMORY BOARD | | Introduction 8-1 | | SECTION 9 UTILITY BOARD | | Introduction | # SECTION 10 I/O BOARD | I/O Board Power Requirements | -10 | |-----------------------------------------|--------------------------------------------------------------| | SECTION 11 COMMUNICATIONS ADAPTER BOARD | | | Introduction | 11-1 | | SECTION 12 FLEXIBLE DISC CONTROLLER | | | Functional Characteristics | 2-11<br>2-11<br>2-11<br>2-12<br>2-12<br>2-13<br>2-13<br>2-14 | | Flexible Disc Error Register | 2-14<br>2-17<br>2-18<br>2-19<br>2-20<br>2-21 | # SECTION 13 POWER SUPPLY | Introduction | . ′ | |------------------------------------------|-----| | Power Supply Characteristics 13- | . 1 | | Troubleshooting Guide | .2 | | Part 1 Major Failures 13- | . Ц | | Part 2 Minor Failures 13- | ٠6 | | The Supply Won't Turn On 13- | | | Troubleshooting the Secondary Regulators | | | Bring-Up Procedure 13- | | | Preconditions 13- | | | Procedure 13-1 | 1 | SECTION 14 REPLACEABLE ELECTRICAL PARTS LIST SECTION 15 DIAGRAMS SECTION 16 REPLACEABLE MECHANICAL PARTS LIST (To be provided.) CHANGE INFORMATION # LIST OF ILLUSTRATIONS | Fig No. 1-1 8501 System Block Diagram | . 1-4<br>. 1-6<br>. 1-8<br>. 1-9<br>1-11<br>1-12<br>1-14<br>1-16 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-1 8501 Outline Dimensions 2-2 8501 Front and Rear Panels 2-3 8501 Circuit Board Configuration 2-4 Grant Pass Jumpers 2-5 LSI-11/2 Strap Selections 2-6 32K Memory Jumper Positions 2-7 Utility Board Strap and Jumper Locations 2-8 Communications Adapter Jumper Locations 2-9 I/O Board Jumper Locations 2-10 Flexible Disc Controller Jumper Locations | 2-5<br>2-7<br>2-11<br>2-13<br>2-16<br>2-26<br>2-28 | | 3-1 8501 System Memory Map 3-2 Diagnostic Diagram Example 3-3 Power-Up Sequence Flow Chart 3-4 8501 Block Diagram 3-5 Locate Top of Memory 3-6 Store Address 3-7 Read and Complement All Addresses 3-8 Read and Complement All Addresses 3-9 8501 Block Diagram 3-10 ROM Program Distribution 3-11 Check Low Byte 3-12 Check High Byte 3-13 8501 Block Diagram 3-14 CPU Test 3-15 8501 Block Diagram 3-16 The LTC Test 3-17 LTC Test Interrupts 3-18 8501 Block Diagram 3-19 Write/Complement Test 3-20 Status Register Test 3-21 Debugging Mode Flowchart 3-22 8501 Block Diagram 3-23 Track/Sector Verification 3-24 8501 Block Diagram 3-25 The HSI Test | 3-7<br>3-10<br>3-12<br>3-12<br>3-12<br>3-13<br>3-14<br>3-15<br>3-16<br>3-17<br>3-20<br>3-20<br>3-20<br>3-20<br>3-20<br>3-20<br>3-20<br>3-20<br>3-20<br>3-20<br>3-20<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3-3<br>3-3 | | 4-1 DIAGS System Connections | 4-4 | |------------------------------------------------------------------------------|-----------------| | 4-2 Diagnostic Diagram Example 4 | | | | -12 | | 4-4 RAM Test 4 | -14 | | | -15 | | | -17 | | 4-7 8501 Block Diagram 4 | -18 | | | <b>-</b> 20 | | 4-9 8501 Block Diagram 4 | <b>-</b> 21 | | | <del>-</del> 23 | | 4-11 8501 Block Diagram 4 | -24 | | 4-12 Auxiliary Port Test 4 | <del>-</del> 26 | | | <b>-</b> 27 | | 4-14 Wrap-Back Test 4 | <b>-</b> 27 | | 4-15 Open Port Test 4 | <b>-</b> 28 | | 4-16 Line Printer Test 4 | <b>-</b> 28 | | 4-17 AUXPORT Test 4 | -29 | | | <del>-</del> 30 | | 4-19 HSI Port Test 4 | <u>-32</u> | | 4-20 Wrap-Back Test 4 | -33 | | 4-21 Open Port Test | -33 | | 4-22 HSI Test Error Display 4 | -34 | | 4-23 8501 Block Diagram 4 | -35 | | 4-24 Disc/Drive Test | -37 | | TELT DISC/DITTE TEST | -51 | | 5-1 Sample of Modified Flow Diagram | 5 <b>-</b> 2 | | 5-2 8501 Block Diagram | _ | | 5 2 Front Davel Destation Flow Dispuss | 5 <b>-</b> 5 | | | | | 5-4 8501 Block Diagram | 5-U | | 5-5 Receive SOH | | | 5-6 Programming DMA Transfer | | | 5-7 File Access 5 | | | 5-8 8501 Block Diagram 5 | | | 5-9 Write to Flexible Disc 5 | | | 5-10 8501 Block Diagram 5 | -14 | | 5-11 Write to Printer 5 | <b>-</b> 15 | | | | | 6-1 LSI-11/2 72-Pin 8501 100-Pin Interface | 6-9 | | 6-2 Schematic Showing Comm Adapter I/O Ports 6 | -11 | | 6-3 Serial Data Format 6 | -13 | | 6-4 ASCII Code Chart 6 | -14 | | | | | 7-1 Processor Strap Locations | 7-2 | | 7-2 DATI Bus Cycle Timing | 7-8 | | 7-3 DATO or DAOB Bus Cycle Timing | 7-9 | | 7-4 DATIO or DATIOB Bus Cycle Timing | | | 7-5 Interrupt Transaction Timing 7 | _11 | | 7-6 DMA Request/Grant Timing | <u>-</u> 12 | | 7-7 Power-Up/Power-Down Timing | | | 7-8 DEC 72-Pin 8501 100-Pin Interface | | | 1 0 ppo 12-1111 0001 100-1111 Titres 1466 ********************************** | -20 | | 9-1 Utility Board Functional Block Diagram | 9-2 | | 9-2 Serial Interface Registers | 9-3 | | 10-1 I/O Board Functional Block Diagram | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | 11-1 Communications Adapter Board | | | 12-1 Flexible Disc Controller Block Diagram | | | 13-1 8501 Power Supply Block Diagram 13-2 Transistor Pinouts 13-3 Chirp Waveforms 13-4 Test Equipment Set-Up 13-5 Q2015/3015 Base-Emitter Voltage Waveform in Test Mode 13-6 Inverter Waveform PHOT/PCAPS 1 13-7 Inverter Waveform PHOT/PCAPS 2 | 13-5<br>13-7<br>13-10<br>13-12<br>13-14 | | NOTE: Figure 1-2 and Figures 7-2 through 7-7 courtesy Digital Equipm Corporation, Maynard, Massachusetts. Copyright 1980. All rigreserved. | ient<br>;hts | | | Page | | LIST OF TABLES | | | Table No. 2-1 LSI-11/2 Default Strap Positions 2-2 32K Memory Default Strap/Jumper Positions 2-3 Memory Size Configuration 2-4 Memory Size 2-5 Utility Board Default Jumper/Strap Positions 2-6 Framing Error Straps 2-7 Parity and Bits/Character 2-8 Baud Rate Selection Straps 2-9 Port Mode Straps 2-10 Port Interface Address Straps 2-11 Communications Adapter Default Jumper Positions 2-12 I/O Board Default Jumper Positions 2-13 UART Parity and Bits/Character 2-14 I/O Address Jumpers 3-13 Flexible Disc Controller Default Jumper Positions | 2-14<br>2-15<br>2-17<br>2-21<br>2-22<br>2-23<br>2-24<br>2-25<br>2-26<br>2-29<br>2-30<br>2-31 | | 3-1 Power-Up Test Summary | . 3 <b>–</b> 6 | | 3-5 FDC Interface Registers | 3-30<br>3-34<br>3-38 | | 6-1 M7270 Module Backplane Pin Utilization | | |---------------------------------------------------------|----------------------------------------------| | 7-1 Power-Up Mode Jumpers | -5<br>-6<br>-7<br>13<br>14<br>16<br>17<br>18 | | 8-1 Power Requirements 8- | -1 | | 11-1 AUXILIARY and PRINTER Port Connector Configuration | <b>-</b> 3 | | 13-1 Regulator Component Identification | -8 | # **OPERATORS SAFETY SUMMARY** The general safety information in this part of the summary is for both operating and servicing personnel. Specific warnings and cautions will be found throughout the manual where they apply, but may not appear in this summary. ## **Terms** #### In This Manual CAUTION statements identify conditions or practices that could result in damage to the equipment or other property. WARNING statements identify conditions or practices that could result in personal injury or loss of life. ## As Marked on Equipment CAUTION indicates a personal injury hazard not immediately accessible as one reads the marking, or a hazard to property including the equipment itself. DANGER indicates a personal injury hazard immediately accessible as one reads the marking. # Symbols ## In This Manual This symbol indicates where applicable cautionary or other information is to be found. ## As Marked on Equipment DANGER high voltage. Protective ground (earth) terminal. /!\ ATTENTION—refer to manual. ## **Grounding the Product** This product is grounded through the grounding conductor of the power cord. To avoid electrical shock, plug the power cord into a properly wired receptacle before connecting to the power input or output terminals. A protective ground connection by way of the grounding conductor in the power cord is essential for safe operation. ## Use the Proper Power Cord Use only the power cord and connector specified for your product. Use only a power cord that is in good condition. Refer cord and connector changes to qualified service personnel. ## Use the Proper Fuse To avoid fire hazard, use only the fuse specified in the parts list for your product, and which is identical in type, voltage rating, and current rating. Refer fuse replacement to qualified service personnel. ## Do Not Operate in Explosive Atmospheres To avoid explosion, do not operate this product in an atmosphere of explosive gases unless it has been specifically certified for such operation. ## Do Not Remove Covers or Panels To avoid personal injury, do not remove the product covers or panels. Do not operate the product without the covers and panels properly installed. # SERVICING SAFETY SUMMARY FOR QUALIFIED SERVICE PERSONNEL ONLY Refer also to the preceding Operators Safety Summary. #### Do Not Service Alone Do not perform internal service or adjustment of this product unless another person capable of rendering first aid and resuscitation is present. ## Use Care When Servicing With Power On Dangerous voltages exist at several points in this product. To avoid personal injury, do not touch exposed connections and components while power is on. Disconnect power before removing protective panels, soldering, or replacing components. #### **Power Source** This product is intended to operate from a power source that will not apply more than 250 volts rms between the supply conductors or between either supply conductor and ground. A protective ground connection by way of the grounding conductor in the power cord is essential for safe operation. ## Section 1 ## GENERAL INFORMATION ## INTRODUCTION The 8501 Data Management Unit is a 16-bit bus orientated computer designed to operate in conjunction with file management software. The standard 8501 DMU includes a DEC LSI-11/2 CPU, two double density, double sided flexible disc drives with DMA control, and a 32K by 16-bit dynamic RAM memory. SYSTEM OVERVIEW ## Software Architecture The 8501 operates under DOS/50 software control. At power-up DOS/50 is loaded from the system disc and takes up residence in the system memory where it handles file routines. A related software control system is the High-Speed Interface (HSI). This sub-system is also loaded into memory from the system disc, and is the controlling software for 8501 communications over the High-Speed Interface (HSI) port. The operations controlled by DOS/50 are detailed in separate user manuals (See "Related Manuals" at the end of this section). DMA. All normal data operations in the 8501 are carried out under DMA (Direct Memory Access). This includes disc controller operations and communications using the HSI. <u>Interrupts</u>. Extensive use is made in the 8501 DMU of interrupts and interrupt vectors. The interrupts can be grouped into three categories; I/O originating, CPU originating and software originating. I/O originating interrupts occur on both the I/O and Utility boards. CPU originating interrupts are designed into the LSI 11/2's operating microcode. And, software interrupts are interrupts used to call service routines which exist as separate major software elements, e.g. DOS/50 calls the HSI program as an interrupt service routine. #### General Information—8501 DMU Preliminary Service <u>Diagnostics</u>. The 8501 has two types of diagnostics available, ROM-based and disc-based: - o power-up diagnostics are ROM-based, and execute automatically each time power is applied to the instrument. - o ROM-based diagnostics are interactive, and require user input. - o Disc-based diagnostics support board level fault isolation. This is the normal field verification level which may be used where the disc system is not at fault. ## Hardware Architecture An overall 8501 DMU block diagram is shown in Fig. 1-1. The following descriptions provide a brief overview of the individual circuit boards. A discussion of the 8501 internal bus is included in the description of the LSI-11/2 processor. Fig. 1-1. 8501 System block diagram. <u>Processor</u>. The 8501 DMU uses a Digital Equipment Corporation LSI-11/2 $\overline{16\text{-bit}}$ microcomputer as its central processing unit. The LSI-11/2 card contains a four-chip CPU, micro-instruction ROM's, control logic, bus driver/receivers, and a 2.6 MHz internal clock. A block diagram of the LSI-11/2 is shown in Fig. 1-2. The board includes a 72 pin edge connector physically arranged to prevent reversed card insertion. The processor bus follows normal LSI-11/2 conventions. This includes 16 data/address lines, and a number of dedicated control lines. Section 6 contains a complete list of the LSI-11/2 bus signals and also includes a DEC to 8501 pin designation chart. Other features of the LSI-11/2 processor include 32K 16-bit memory addressing (fully supported in the 8501), asynchronous operation, direct memory access processing, and fast interrupt response capability. The microcode also includes an Octal Debugging Technique (ODT) microprogram which allows any 8501 bus addressable register to have its contents both examined and changed in direct response to terminal requests (only functions in the HALT mode). For more details on the 8501 DMU processor hardware refer to Section 7. For more details on instruction processing refer to DEC's Microprocessor Handbook (listed at the rear of this Section). Fig. 1-2. LSI-11/2 Processor block diagram. Memory Board. This board provides 32,768 16-bit words of dynamic RAM memory. The memory has an average read cycle access time of 210 nS and a memory cycle time of 410 nS. Figure 1-3 shows the general configuration of the 8501 DMU memory organization. Note that this figure as well as all references to bus addressable registers or devices follow the DEC convention of octal notation. Imbedded in DOS/50 is the High-Speed Interface (HSI) program consuming approximately 1.5K-bytes of memory. This program handles communications routed through the HSI port. Above the file management program is an 8K area of free space designed to hold open or active files. This area will hold from one to a maximum of nine files arranged in blocks of 512 bytes. At the top of the memory map is an 8K-byte area reserved for register and device address. Both fixed device addresses and use selectable device address ranges are discussed in the text as the need occurs. Distributed refresh for the dynamic RAM's is provided by on-board circuitry. A dynamic RAM refresh cycle occurs either with every bus cycle (when the memory board is not selected), or after a 15 microsecond period has elapsed since the last refresh cycle. The maximum delay produced by a refresh cycle is 450 nS. All timing for the memory is provided by an on-board 24.25 MHz crystal controlled clock. Fig. 1-3. Memory organization. Utility Board. This board contains two RS-232-C serial interface circuits serving the AUXILIARY and PRINTER ports on the Communication Adapter board. In addition, the Utility board contains a number of circuits providing general control functions for the DMU. These circuits include a PROM-based bootstrap program for loading the disc operating system into memory, and a diagnostic program for providing the DMU with an internal self-test feature. Other logic contained on the Utility board includes control circuits for Line-Time clock generation, interrupt processing (for the two serial interfaces), and a power-up circuit for establishing correct power levels and for providing power up/down protocols. The two interface circuits serving the AUXILIARY and PRINTER ports are identical. The baud rate for each interface may be strap selected, provided by an external clock, or selected under program control. The minimum and maximum baud rates using strap or program control are 50 and 9600 baud respectively. The maximum external clock frequency should not exceed 350 KHz (20K baud). A system level block diagram is provided in Fig. 1-4. The Utility blocks are briefly described in the text which follows. Serial I/O and Line-Time Clock Interface Registers. There are a total of nine interface registers used on the Utility board: two sets of four registers for the RS-232-C serial/parallel control, and one register for providing Line-Time Clock (LTC) status. The serial interface registers are shown in Fig. 1-5. The serial/parallel control registers (RCSR, RBUF, XCSR and XBUF) are associated with one Universal Asynchronous Receiver Transmitter (UART) for each interface, and perform the necessary input/output control. The LTC register controls the real time LSI-11/2 EVENT interrupt with input obtained from the line frequency, selection of bootstrap or diagnostic programs. The interrupt is output to the diagnostic status LED's (mounted on the Utility board). Fig. 1-4. System block diagram showing Utility Board. Fig. 1-5. Serial Interface Register #### General Information—8501 DMU Preliminary Service Front Panel and Power-Up Circuits. The power control logic can be divided into two parts. The first part involves remote power control. The second part of the power control ensures an orderly power up sequence and voltage check-out from a cold start. This logic informs the processor of a satisfactory power-up sequence in accordance with pre-determined LSI-11/2 ground rules. The latter procedure also ensures the least software destructive power-down sequence in the event of an abrupt power failure. Bootstrap and Diagnostic PROM Programs. The bootstrap and diagnostic programs reside in two 1K-byte Programmable Read Only Memories (PROMs) sharing identical address space (octal 173000-174776). The bootstrap program performs the primary boot from disc following a normal power-up or RESTART switch initialization. The diagnostic program performs a number of basic system diagnostic checks as described in Section 3. The selection of diagnostic or bootstrap programs is a function of bit 5 in the LTC register. In a normal power up operation the diagnostic program will first run its diagnostic checks after which (assuming no faults are found), it will change this bit in the LTCR, thereby allowing the bootstrap program to run and boot the disc operating system into memory. Interrupt Control. The Utility board is designed to interrupt the LSI-11/2 under two primary conditions: if either the AUXILIARY port or PRINTER port receiver buffer is full, or if either transmit buffer is empty. Each of these interrupts utilize a strap selectable vector address in the octal range 0 to 774. Alternative vectors can be strap selected to provide interfacing of either port with DEC LAV-11 or Centronics type printers. Refer to Section 2 for all details on strapping options. For more details on Utility board logic refer to Section 9. I/O Board. The I/O board is used to enable high-speed serial communications over the High-Speed Interface (HSI) port. The I/O board contains fast serial to parallel and parallel to serial conversion logic, and includes Direct Memory Access (DMA) and vectored interrupt control. The serial input/output of the I/O board is routed to the High-Speed Interface (HSI) connector at the HSI port via drivers and receivers mounted on the Communications Adapter board. A system level block diagram of the I/O board is shown in Fig. 1-6. The I/O board blocks are briefly described in the following text. Fig. 1-6. I/O Board block diagram. Serial I/O. The serial part of the board consists of one UART and four registers. The UART transmits and receives serial data to and from the HSI port at a rate determined by a switch mounted on the Communications Adapter board and accessible from the back panel. ## General Information—8501 DMU Preliminary Service There are four registers (shown in Fig. 1-7) associated with the serial/parallel transmission control. Two of these (XBUF and RBUF) are input and output buffers for the parallel data. The other two (RCSR and XCSR) are transmit and receive status registers. | , | 15 | 15 8 7 | | | | | | | | | | | · · | 0 | | | |---------------|-------------|-----------------------------------------|---------------|--------------|--------------|------------------------------|-------------|-----------------------|----------------------------------|---------------|------------------------------------------|---------------------------------------------|--------------|-------------|--------|-----| | Reg 0<br>DMA | DMA<br>Err. | Time-<br>Out<br>Err | Addr.<br>Over | DMA<br>Abort | RBUF<br>Err. | Local<br>Init. | Not<br>Used | RBUF<br>Err<br>Enable | DMA<br>Done | DMA<br>Intr. | XBA<br>17 | XBA<br>16 | Swap<br>Byte | Pack | In/Out | Go | | | | * | | | | | | | | | * - | | | | | | | Reg 1<br>CTR | | | | | | Counter Register (2's Comp.) | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | Reg 2<br>ADDR | | | | | | Address Register | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Reg 3<br>VEC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | V7 | V6 | V5 | V4 | V3 | V2 | 0 | o | | | | | | | | | | | | | | | | | | | | Reg 4<br>RCSR | х | x | . <b>x</b> | x | х | x | х | × | Rec<br>Done | Rec<br>Intr. | × | x | x | x | ·x | стѕ | | | | | | | | | | | | | | | | | | | | Reg 5<br>RBUF | Error | OR<br>Err. | FE<br>Err. | P<br>Err. | × | x | x | x | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | | • | | *************************************** | | | | | | | lantina ri <sub>g</sub> a yana d | | an a | berenne en | | | | | | Reg 6<br>XCSR | х | x | x | х | <b>x</b> - | х | х | × | Xmit<br>Rdy. | Xmit<br>Intr. | x | х | х | x | × | BRK | | | | | | | | | , | | | | | | | <del></del> | | | | Reg 7<br>XBUF | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Fig. 1-7. I/O Board Registers. DMA Control. The I/O board DMA circuit consists of a DMA register, a DMA state machine and related control logic. The DMA state machine performs the basic bus arbitration protocol necessary to rout the DMA data. The DMA transfer is made using byte, packed, or byte-swapping-packed mode. Mode selection is under program control and is reflected in the DMA register (see Fig. 1-7). In the byte mode, a high-order byte of memory is filled with zeros and the transferred data is placed in the low-order byte. When the packed mode is used, the first byte of data is placed in the low-order memory byte, and the second byte of data is placed in the high-order byte of memory. Byte-swapping-packed operation reverses the location of the first byte and second byte of data. Interrupt Control. The I/O board will interrupt the LSI-11/2 processor under the following conditions. - 1. Receiver buffer is full - 2. Transmit buffer is empty - 3. DMA operation is complete - 4. An error occurred during the DMA transfer At system power-up the I/O board interrupt vector is 060 octal. Once the system is powered up the I/O interrupt vector address may be changed under program control to any octal address within the range 000-360. Communications Adapater. The Communications Adapter board (Comm Adapter) is a small circuit board mounted directly to the rear panel of the 8501. This unit serves as an interface and serial adapter for peripheral devices. Altogether, the Comm Adapter board has three communications connectors mounted to it (appearing through a rear panel plate), forming the HSI, PRINTER, and AUXILIARY ports. The PRINTER and AUXILIARY ports perform driver and receiver functions for RS-232-C compatible communications. The HSI port can be configured to operate with RS-232-C, RS-422 or RS-423 communications protocols. The HSI port is routed to the 8501 I/O board. Strap-type options on the board include changes in the minimum and maximum baud rates; and a strap for selecting the number of stop bits. Primary baud rates for the HSI port are selectable by means of a slide switch mounted on the rear panel. Also included on the rear panel are two BNC connectors to receive and transmit remote power control signals. A system block diagram of the Comm Adapter board is provided in Fig. 1-8. Fig. 1-8. Communications Adapter block diagram. For more detailed information on the Communications Adapter board refer to Section 11. Flexible Disc Drive Units. There are two disc drives housed in each 8501. These drives are the Qume DataTrak 8 or equivalent. For full details on the Qume DataTrak 8, refer to the DataTrak 8 Flexible Disc Drive Service Manual. Flexible Disc Controller. The Flexible Disc Controller manages the operation of the 8501 flexible disc drives. The controller formats, reads, and writes in IBM compatible single or double density format and on either single or double sided discs. A block diagram of the Controller's hardware architecture is shown in Fig. 1-9. The PROM is used by a Z80A to reference disc format data and Z80A task routines. The RAM is used for temporary storage of internal program and register update material. The disc drive interface contains drive interface logic and includes frequency modulation encoding, write precompensation, data separation, data synchronization and CRC generation and verification logic. The Flexible Disc Controller contains a Z80A microprocessor device which performs all data transfers under DMA control. It does this by reading an eight-bit register control buffer located at 177160 (octal) in system memory. This address is also the address of the first of ten registers contained within the controller logic. These latter registers are controlled by the Z80A and are used to record the status of, and direct the operations of, the disc drives. The two sets of reigsters are shown in Fig. 1-10 (Control Buffer) and Fig. 1-11 (Z80A addressable registers). Fig. 1-9. Flexible Disc Controller block diagram. Fig. 1-10. Control Buffer Registers. | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | o | |--------|---------------------|----------------------------|--------------------------------|------------------------------|--------------------|----------------------------|-------------------|----------------------------|-------------------------------|--------------------------|-------------------------------|---------------------------|----------------|--------------------|--------------------------|---------------------------| | FDCR | Done | Interrupt<br>Enable | Update<br>Register | Abort<br>on Disc<br>Change | Drive<br>Selec | t 0-3 | EA17 | EA16 | Verify on<br>Write/<br>Format | Chain | 1 | - | 1 ——Com | mands—— | · | 1 | | | | | | | | | | | | | | | | | | | | FDWCR | , | Word Count | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | FDDAR | | Disc Address (128 WDS/REC) | | | | | | | | | | | | | | | | | <b>******</b> | | | | | | | | | | | | | | | | | FDDMAR | | DMA Address | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | | | | | | FDER | Error | Sector Not<br>Found | Write<br>Project<br>Disc Error | Disc<br>Capacity<br>Overflow | Invalid<br>Command | DMA<br>Address<br>Overflow | DMA<br>Time-out | Control<br>Time-out | Disc Not<br>Formatted | Command<br>While<br>Busy | Seek<br>Error | CRC Error | | Self-test<br>Error | Disc<br>Changed<br>Error | Drive Not<br>Ready | | | | - | | | | | | | | | | | | | | | | FDSR | Track 0 | Ready | Index | Disc<br>Change | Two<br>Sided | Write<br>Protect | Mult. Int. | CRC Error | DMA<br>Time-out | No Data<br>Detected | Drive Not<br>Ready For<br>R/W | Control<br>Field<br>Ready | Active<br>Disc | Present<br>Density | Unfor-<br>matted<br>Disc | Double<br>Density<br>Disc | | | | | | | | | | | | | | | | | | | | FDDR | Diagnostic<br>Pulse | EA17 | EA16 | Write<br>Precomp<br>Enable | DMA<br>Write | Diagnostic<br>Bit | Double<br>Density | Write<br>Precomp<br>Switch | DS3 | DS2 | DS1 | DS0 | Side<br>Select | Head<br>Load | Direct.<br>Select | Step | | | | | | | | | | | | | | | | | | | | FDCHR | Chain Address | | | | | | | | | | | | 0 | | | | Fig. 1-11. Z80A Addressable Registers. Power Supply. The 8501 employes a high efficiency, half bridge, switching power supply. Low line voltage protection is provided to shut down the supply at input voltages below 90 VRMS (180 VRMS for 215 VRMS line). Short circuit protection is provided by the internal current fold-back circuit which will attempt to restart every 1 to 1.5 seconds until: - 1. the short is removed; - 2. the AC line is disconnected; - 3. the supply is turned off using the rear panel power switch; or - 4. the DC switch is turned "OFF" on the front panel. The +5 Vdc output is adjustable. The +12 Vdc and +24 Vdc supplies track the +5 Vdc supply proportional to the ratio of their output voltages. The output of the -12 Vdc supply is fixed. A +15 Vdc line is also made available for DC power control. Note that +15 V is the only dc voltage not controlled by either the front panel or the rear panel mounted remote control connector, BNC 1. For more details on remote control functions (involving BNC 1 and BNC 2) refer to the "Communications Adapter Board" in Section 11. Further description of the power supplies is provided in Section 13. Electrical specifications for the 8501 are included in Section 6 of this volume. #### OPTIONAL ACCESSORIES - o 8501 Data Management Unit Service Manual - o Extender card set, comprising: - a. DEC dual extender card (for LSI-11/2) - b. Card cage extender card - c. Power supply extender card - o Blank Flexible discs (double sided, box of 10) #### General Information—8501 DMU Preliminary Service RELATED MANUALS TITLE PUBLICATIONS NO. Microcomputer Handbook (DEC) EB-07948-53/77 Microcomputer Users Guide (DEC) EK-LSI 11-UG-001 8301 Microprocessor Development Unit Service Manual 8550 Microcomputer Development Lab Users Manual 8550 Microcomputer Development Lab Reference Booklet 8550 Microcomputer Development Lab Installation Guide ### Section 2 ### INSTALLATION #### INTRODUCTION This section describes installation for the 8501 Data Management Unit. The material in this section includes: - o site preparation guidelines - o recommended unpackaging and inspection procedures - o installation, describing the initial set-up - o checkout which includes both initial power-up information and an introduction to the diagnostics. A brief guide to storage and re-shipping is also included. #### SITE SELECTION The area selected should be adequately lighted, air-conditioned, and dust-free. The area should also be as low as possible in electrostatic and electromagnetic interference in order not to degrade system performance. General requirements for operating space and access are shown in Fig. 2-1, and include: - o Allowance should be made for adequate air exhaust at the rear (6" Min. recommended). - o Care should be exercised when swiveling the unit on the bench, so that the air intake at the front is not drawing in hot exhaust air from an adjacent unit. - o A convenient operating arrangement exists when the incoming power cable is routed from the left side of the 8501 (looking from the front) and terminals and related equipment on the right. This arrangement avoids cross-over of power and signal cables. - o Refer to the 8550 Microcomputer Development Lab Installation Guide for total system planning. Fig. 2-1. 8501 outline dimensions. #### UNPACKING The 8501 is packaged and shipped in a heavy-duty cardboard container. Before unpacking the 8501 DMU, an inspection should be made of the outside of the carton. If any damage is evident: - 1. Immediately notify the carrier who made delivery, and request inspection. - 2. Immediately notify the nearest Tektronix Field Service Center. - 3. Do not throw away the packing material. - 4. DO NOT ATTEMPT TO REPAIR THE INSTRUMENT. A recessed area within each container holds all cables and probes etc., which have been ordered or are standard with the unit. These items are taped down and then overlayed with foam padding. Accompanying manuals are normally shipped at the same time as the 8501, but in a separate padded cardboard container. The unit is easily removed by carefully cutting the masking tape and laying the box on either of its two largest sides. The carton can then be slid off exposing the inner packing. Care should be taken when removing the packing material, since the recessed area containing the cables etc may be beneath the unit. Do not discard the carton or packing material. It will be required if you later have to transport the 8501. Once the 8501 is free of external packing material, check the front openings of the two flexible disc drives for additional internal packing. These drives are OEM items and shipping techniques may alter, subject to the disc drive manufacturers recommendations and practices. The 8501 is also supplied with an internal circuit board restrainer, however the unit will function satisfactorily with the restrainer continually in place. If the restrainer needs to be removed for any reason, access may be made by removing the screws and plastic feet at the rear of the top cover plate. Slide the cover plate to the rear (see Fig. 2-1). The retainer can now be removed by undoing two screws and lifting up one of the two fluted clamping plates at either end of the restrainer panel. The rest of the restrainer can then be lifted upwards, and clear of the circuit board edges. #### Installation—8501 DMU Preliminary Service INSTALLATION PROCEDURES # Line Voltage Selection After arriving at the site of operation, the following procedures must be carried out before any connection to a power supply is made. Refer to Fig. 2-2 while reading this procedure. - o Ensure that both front and rear power switches are OFF. - O Check that the cover over the rear panel selector switch reads the correct line value. The inside of each cover (115 and 230 V) is designed to defeat a switch setting which is not compatible with the voltage range printed on the front. # NOTE For line voltage changes, call your nearest Tektronix Service Center. Changes from 115 V to 230 V and vice versa, entail replacement of the fan and changes to the floppy disc drives, in addition to fuse and selector switch adjustments. Fig. 2-2. 8501 front and rear panels. o Remove the fuse and check that the correct value fuse is installed (250 V, 2A for 115V 60Hz operation). # Installation—8501 DMU Preliminary Service # Circuit Board Installation Remove the top cover by removing the screws on the top rear corner stops, and sliding the cover to the rear. Check that the proper sequence of circuit boards are installed (refer to Fig. 2-3). Fig. 2-3. 8501 circuit board configuration. Bus Grant Jumpers are situated adjacent to all circuit board connectors except the Processor and Utility board. Refer to Fig. 2-4 and verify correct jumpering. Pass mode "A" is selected for all spare slots and memory. All other card slot positions should be jumpered for the no-pass condition "B". If it becomes necessary to change jumper positions, remove the adjacent board(s) and use needle nose pliers to reposition the jumper. Fig. 2-4. Grant Pass jumpers. # Installation—8501 DMU Preliminary Service The following steps should be made to insure proper installation. - o Refer to "Strapping Options" at the end of this section to determine circuit board strap selections. - o Check that all circuit boards are firmly seated. - o Replace top cover panel. - o Set the HSI port baud rate to HSI. #### POWER-UP PROCEDURE - 1. Check that all installation procedures have been carried out. - 2. Connect the line cord to the 8501 power receptacle and the power source. - 3. Move the rear panel power switch to the "ON" position. The front panel "STANDBY" indicator will now come on. - 4. Move the front panel DC switch to the "ON" position. The (DC) "ON" indicator will come on. If the Mode switch is in the "RUN" position the "PROCESSOR BUSY" indicator will also come on. For operating information beyond this point, refer to the appropriate system user's manual. For unit verification information, see the appropriate system installation guide. See Sections 3 and 4 of this Manual for information concerning diagnostic messages and routines. #### STORAGE AND RESHIPPING The 8501 should be stored or reshipped in the original container. If the container is not available the following considerations should be taken into account. ## Reshipping If reshipment to the factory or service center becomes necessary the following steps should be taken: - o Note on the rear panel the serial number of the unit and any other relevant numbers or symbols applicable to identification. (This information is required for fault notification correspondence which should be sent separately.) - o Wrap the unit in a durable waterproof material such as heavy polyethylene, and tape securely. This step should only be carried out in a dry atmosphere and with the unit cool to the touch. - o Pack the unit in a sturdy box (heavy cardboard is OK for land shipment), lined with 76 mm (three inches) of medium density foam or expanded polystyrene. - o Cables and adapters, etc., should be wrapped separately and attached by tape to the inner liner at a break in the foam, or taped to a separate platform mounted above the foam or polystyrene (i.e., as used in original shipment). In the latter case a sheet of 25 mm (one inch) minimum thick foam should be taped above the cable package. - o Seal the box with reinforced sealing tape and identify the sender, the unit number, and the serial number, on the outside of the carton. - o As a general rule, notification and acknowledgment should precede dispatch of the unit. #### Storage The recommended maximum environmental conditions for unit storage: - o Temperature: -40 C to +66 C (-40 F to +151 F). - o Humidity: 10 to 90% (non-condensing). While in storage the unit should be protected from settling dust. Avoide stacking the 8501 with other units. #### Installation—8501 DMU Preliminary Service #### STRAPPING OPTIONS The figures contained in this sub-section illustrate the strapping options available on 8501 boards. Most strapping options consist of either a single two-pin jumper option specified in the tables as installed (IN) or removed (OUT), or a selection between two or more alternatives (typically A or B). Another strapping option used in the 8501 consists of a soldered wire strap that must be unsoldered and repositioned. Following each figure is a table that lists the default setting of each jumper or strap on the board. A description of each jumper or strap's function follows the default table. The circuit boards are discussed in the following order: - 1. LSI-11/2 Processor - 2. 32K Memory - 3. Utility Board - 4. Communications Adapter - 5. I/O Board - 6. Flexible Disc Controller # LSI-11/2 Processor There are three straps on the LSI-11/2 processor board (shown in Fig. 2-5). Table 2-1 illustrates the default position for each strap. Fig. 2-5. LSI-11/2 strap selections. #### Installation—8501 DMU Preliminary Service Table 2-1 LSI-11/2 Default Strap Positions | <br> Strap | Function | Default<br>Position | |----------------|-----------------|---------------------| | ======<br> W1 | Master Clock | OUT | | W3 | Event Interrupt | OUT | | W5 | Power-Up Mode | OUT | | W6 | Power-Up Mode | IN | Master Clock Enable. Strap $\underline{W1}$ enables the LSI-11/2 Master Clock. The strap is removed only when testing the LSI-11/2 clock circuitry. <u>Event Interrupt</u>. Strap $\underline{W3}$ enables or disables the LSI-11/2 event interrupt circuitry. When W3 is installed, the EVNT interrupt is assigned as the highest priority external interrupt. <u>Power-Up Mode</u>. Straps <u>W5</u> and <u>W6</u> control the LSI-11/2 power-up sequence. There are four power-up modes available with the LSI-11/2. See the Microcomputer Handbook published by Digital Equipment Corporation for more information. # 32K Memory The 32K Memory board contains eight jumpers as shown in Fig. 2-6. Table 2-2 illustrates the default position for each jumper. Fig. 2-6. 32K Memory jumper positions. Table 2-2 32K Memory Default Jumper/Strap Positions | Jumper | Function | Default<br>Position | |--------|------------------|---------------------| | P3089 | Bank Swap | SELL | | P4072 | Memory Size | Don't Care | | P4088 | Memory Size | OUT | | P4083 | Bank Select | OUT | | P4073 | Bank Select | OUT | | P4068 | I/O Space | IN | | P4127 | Refresh Enable | В | | P5066 | Bus Drive Enable | A | Bank Swap. The 32K Memory board contains two banks of memory: 0 -- 77776 (low bank) and 100000 -- 177776 (high bank). Jumper $\underline{P3089}$ matches the physical memory devices to the address banks. If $\underline{P3089}$ is in the SELL position, devices U2010 through U2160 act as the low bank, and devices U1010 through U1160 act as the high bank. If $\underline{P3089}$ is in the SELH position, devices U2010 through U2160 act as the high bank, and devices U1010 through U1160 act as the low bank. The default position for $\underline{P3089}$ is SELL. Memory Size. Jumpers $\underline{P4072}$ and $\underline{P4088}$ select memory size. The 32K Memory board can be configured to exist as 32K-words, or as a low-order or high-order 16K-word memory. Table 2-3 illustrates the positions of P4072 and P4088 for each circumstance. Table 2-3 Memory Size Configuration | P4088 | P4072 | Memory Size | |-------|-------|-------------| | OUT | X | 32K-Words | | IN | OUT | Lower 16K | | IN | IN | Upper 16K | Bank Select. Jumpers $\frac{P4073}{\text{the }32\text{K}}$ Memory board. Table 2-42-7 gives the address range of select with P4073 and P4083. Table 2-4 Memory Size | P4073 | P4083 | Starting/Ending Address | |-------|-------|-------------------------| | OUT | OUT | 000000/177777 | | OUT | IN | 200000/377777 | | IN | OUT | 400000/577777 | | IN | IN | 600000/777777 | I/O Space. Jumper P4068 selects the 8501 I/O address size and location. If P4068 is OUT, 4K-words of I/O space are assigned, from 160000 -- 177777. If P4068 is IN, 2K-words of I/O space are assigned, from 170000 -- 177777. Refresh Enable. Jumper $\frac{P4127}{P4127}$ enables or disables memory refresh. If $\frac{P4127}{P4127}$ is in position A, memory refresh is disabled. If $\frac{P4127}{P4127}$ is in position B, memory refresh is enabled. If $\frac{P4127}{P4127}$ is removed entirely, memory is contantly refreshed (jumper P5066 must be in position B before $\frac{P4127}{P4127}$ can be removed). Bus Driver Enable. Jumper $\underline{P5066}$ enables or disables the transfer of information from or to the 32K Memory board. In position A, the bus drivers are enabled. In position B, the bus drivers are disabled. # Utility Board The Utility board contains a number of jumpers and wire straps that control interrupt vectors, RS-232 port baud rates, parity, line printer control, front panel power control, and diagnostic and boot ROM control. Figure 2-7 illustrates the Utility board. Table 2-5 shows all the jumpers and straps and their default positions. Fig. 2-7. Utility board strap and jumper locations. Table 2-5 Utility Board Default Jumper/Strap Positions | Strap or | | Default | |---------------|-----------------------------------------|--------------| | Jumper | Function | Position | | ======== | ======================================= | ======= | | P1036 | Maintenance | IN ¦ | | W4031/32 | Framing Error | | | 11-051752 | i i aming biro. | | | W4041/42 | Framing Error | A | | 1 | | | | W4043/44 | Framing Error | A | | W4045/46 | i<br>Framing Error | В В | | W4045/40<br>! | i traming rivor | ! U ! | | W5061 | Framing Error | IN | | | | | | J2052 | AUXILIARY Port | | | | Int. Vector | В | | 10050 | I AUXII TABU B | | | J2053 | AUXILIARY Port | i i | | i<br>! | Int. Vector | A | | J2054 | AUXILIARY Port | | | 1 | Int. Vector | A | | 1 | | | | J2055 | AUXILIARY Port | | | | Int. Vector | A | | J2056 | AUXILIARY Port | | | 1 02000 | Int. Vector | ! A ! | | | ! Ino. vector | A | | J3052 | PRINTER Port | | | | Int. Vector | В | | 12055 | BRIMBE S | | | J3053 | PRINTER Port | i<br>1 | | i<br>! | Int. Vector | A<br>! | | J3054 | PRINTER Port | | | | Int. Vector | В | | i | | !<br>! | | J3055 | PRINTER Port | | | | Int. Vector | l A | | J3056 | PRINTER Port | i | | 1 92020 | Int. Vector | В | | | 1 THE VECTOR | ן <i>ע</i> ן | | · | | | # Installation—8501 DMU Preliminary Service # Table 2-5 (Cont.) Utility Board Default Jumper/Strap Positions | Strap or | | Default | |----------|-------------------|----------| | Jumper | Function | Position | | | | | | W3071 | PRINTER Port | | | | 8 Bits/Char. | OUT | | 1120770 | DOTUMED D | | | W3072 | PRINTER Port | O LUT | | i | No Parity | OUT | | W3073 | PRINTER Port | | | 1 113013 | No Parity | OUT | | | | | | W3074 | PRINTER Port | | | 1 | 8 Bits/Char. | OUT | | | | | | W1071 | AUXILIARY Port | | | | 8 Bits/Char. | OUT | | 1/4070 | A LIVEL TARK Dane | | | W1072 | AUXILIARY Port | OUT | | ! | No Parity | 001 | | W1073 | AUXILIARY Port | | | 1 11 15 | No Parity | OUT | | | | | | W1074 | AUXILIARY Port | | | 1 | 8 Bits/Char. | OUT | | <u> </u> | | | | W1091 | PRINTER Port | | | i | Prg Baud Enbl | OUT | | W1092 | PRINTER Port | | | 1 WIU92 | | IN | | 1 | Prg Baud Enbl | TIN | | W1098 | AUXILIARY Port | | | 111000 | Prg Baud Enbl | IN | | 1 | <br> | | | W1099 | AUXILIARY Port | | | 1 | Prg Baud Enbl | OUT | | 1 | | | # Table 2-5 (Cont.) Utility Board Default Jumper/Strap Positions | Strap or Default Jumper Function Positio W2095 PRINTER Port 2400 Baud IN PRINTER Port 2400 Baud OUT | n į | |-----------------------------------------------------------------------------------------------------|------| | W2095 | == | | W2096 PRINTER Port | | | W2096 PRINTER Port | | | · · · · · · · · · · · · · · · · · · · | ¦ | | • | | | I SHOO Board I OUT | i | | , 2400 Baud , 001 | 1 | | | ¦ | | W2097 PRINTER Port | l | | 2400 Baud | 1 | | | ! | | W2098 PRINTER Port | - | | 2400 Baud | ŀ | | | ! | | W2091 AUXILIARY Port | ; | | 2400 Baud | 1 | | | ! | | W2092 AUXILIARY Port | | | 2400 Baud | ļ | | | ! | | W2093 AUXILIARY Port | į | | 2400 Baud OUT | . ! | | 110001 | ! | | W2094 AUXILIARY Port | į | | 2400 Baud IN | i | | W7011/12 PRINTER Port | ¦ | | W/O11/12 PRINTER PORT | 1 | | I NOT LAV-II I B | i | | W7013/14 PRINTER Port | ¦ | | Non LAV-11 A | <br> | | ! ! ! ! A | ! | | W4016/17 PRINTER Port | ¦ | | Non LAV-11 B | : | | | ļ | | W7015/16 AUXILIARY Port | —¦ | | LAV-11 A | i | | | į | | W7017/18 AUXILIARY Port | — i | | LAV-11 B | ! | | l | | | W4018/19 AUXILIARY Port | - | | LAV-11 A | ! | | | | # Table 2-5 (Cont.) Utility Board Default Jumper/Strap Positions | Strap or | · | Default | |--------------|------------------------------------|----------| | Jumper | Function | Position | | ======== | | | | J7061<br>! | Front Panel OR<br> Remt Pwr Cntrl | D | | 1<br>!<br>i | Nemo Iwi Olloi I | | | W6101/02 | ROM and LTC | | | <br> | Enable | A | | W6112 | PRINTER Port | | | W6114 | Interface Addr | А | | W7111 | PRINTER Port | | | !<br>!<br>! | Interface Addr | A | | W7112 | PRINTER Port | | | !<br>! | Interface Addr<br> | В | | W7113 | PRINTER Port | | | †<br> | Interface Addr | A | | W7114 | PRINTER Port | | | ¦ W7115<br>¦ | Interface Addr | В | | W7116 | PRINTER Port | | | !<br>!<br>! | Interface Addr | A | | W6131 | AUXILIARY Port | | | ¦ W6134<br>¦ | Interface Addr | A | | W7131 | AUXILIARY Port | | | !<br>!<br>! | Interface Addr | A<br> | | W7132 | AUXILIARY Port | | | !<br>! | Interface Addr | В | | W7133 | AUXILIARY Port | | | W7135<br> | Interface Addr | A | | W7136 | AUXILIARY Port | | | i<br> | ¦ Interface Addr<br>¦ | ¦ В | | J7079 | Power Control | | | ! | Enabled | IN | | 1 | | | Maintenance. When jumper $\underline{P1036}$ is installed, the 8501 runs through its normal power-up sequence. If P1036 is removed, the 8501 enters the ROM-based diagnostics mode, and all communication with the 8501 will be through the AUXILIARY port. Framing Error. The framing error straps (.bold W4031/32, $\overline{W4041/42/43/44}/45/46$ , and W5061 ) determine what the LSI-11/2 will do if a framing error is detected at one of the 8501 I/O ports. Table 2-6 lists the possible actions. Table 2-6 Framing Error Straps | Port | W4031/<br>4032 | W4041/<br>4042 | W4043/<br>4044 | W4045/<br>4046 | W5061 | | |-----------|----------------|----------------|----------------|----------------|-------|-----------------------| | | А | В | А | A | IN | RESTART @<br>173000 | | HSI | В | В | A | A | X | HALT | | | A | В | A | A | OUT | HALT @ <br>173000 | | | A | A | В | A | IN | RESTART @ 173000 | | PRINTER | В | A | В | A | X | HALT | | | A | A | В | A | OUT | HALT @<br>173000 | | | A | A | A | В | IN | RESTART @ <br>173000 | | AUXILIARY | В | A | A | В | X | HALT | | | A | A | A | В | OUT | HALT @ 173000 | Port Interrupt Vectors. The AUXILIARY and PRINTER port interrupt vectors are strap selectable. The upper five bits of each eight-bit vector can be selected using J2052 through J2056 for the AUXILIARY port, and J3052 through J3056 for the PRINTER port. The "A" position for each jumper equals 0, and the "B" position equals 1. J2052 and J3052 set the most significant bits (bit 7), and J2056 and J3056 set the least significant bits (bit 3). Parity and Bits/Character. Wire straps allow you to configure the parity and bits/character for the AUXILIARY and PRINTER ports. Table 2-7 lists the settings for each port. Table 2-7 Parity and Bits/Character | PRINTER | W3071 | W3072 | W3073 | W3074 | |------------------|-------|-------|-------|-------| | AUXILIARY | W1071 | W1072 | W1073 | W1074 | | 8 Bits/Character | OUT | X | X | OUT | | 7 Bits/Character | IN | Х | X | OUT | | 6 Bits/Character | OUT | Х | X | IN | | 5 Bits/Character | IN | X | X | IN | | Even Parity | X | OUT | IN | X | | Odd Parity | X | IN | IN | X | | No Parity | X | X | OUT | X | Programmable Baud Rate. The baud rate of both the PRINTER and AUXILIARY ports can be set be software, or by wire straps on the Utility board. The software programmable feature can be disabled by W1098/W1099 (AUXILIARY) and W1091/W1092 (PRINTER). To disable the programmable feature of the AUXILIARY port, remove W1098 and install W1099. To disable the programmable feature of the PRINTER port, remove W1092 and install W1091. See the appropriate system Users Manual for more information on programming the AUXILIARY and PRINTER ports. Port Baud Rate Selection. The PRINTER and AUXILIARY port baud rates can be selected by wire straps on the Utility board. Table 2-8 lists the settings for each port. Table 2-8 Baud Rate Selection Straps | PRINTER Port | W2095 | W2096 | W2097 | W2098 | |----------------|-------|-------|-------|-------| | AUXILIARY Port | W2094 | W2093 | W2092 | W2091 | | External Clock | IN | IN | IN | IN | | 50 Baud | IN | IN | OUT | IN | | 75 Baud | IN | IN | OUT | OUT | | 110 Baud | OUT | OUT | OUT | OUT | | 134.5 Baud | IN | OUT | IN | IN | | 200 Baud | IN | OUT | IN | OUT | | 300 Baud | OUT | OUT | IN | OUT | | 600 Baud | IN | OUT | OUT | IN | | 1200 Baud | OUT | IN | OUT | OUT | | 1800 Baud | OUT | IN | OUT | IN | | 2400 Baud | IN | OUT | OUT | OUT | | 4800 Baud | OUT | IN | IN | OUT | | 9600 Baud | OUT | IN | IN | IN | Port Mode Selection. The AUXILIARY and PRINTER ports can be set to work in Digital Equipment Corporation's four LAV-11 modes. Or, the ports can be set to a non-LAV-11 mode. Table 2-9 lists the various modes and straps for each port. Table 2-9 Port Mode Straps | PRINTER Port | W4016/4017 | W7011/7012 | W7013/7014 | |---------------------------------------------------|------------|------------|------------| | AUXILIARY Port | W4018/4019 | W7015/7016 | W7017/7018 | | LAV-11 Mode: no <br>TBMT hold-off | Α | A | A | | LAV-11 Mode:<br>hold-off TBMT<br>while CTS | A | В | A | | LAV-11 Mode:<br>hold-off TBMT<br>while DSR | A | A | В | | LAV-11 Mode:<br>hold-off TBMT<br>while CTS OR DSR | A | В | В | | Non LAV-11 Mode | В | X | X | Front Panel Power Control. Jumper 37061 enables and controls the remote power control facility of the 8501. The 8501 dc power supply can be controlled by a remote device through the rear panel, or by the front panel switch, or by a combination of the two. The following is a list of options that can be selected by jumper 37061: # J7061 Control Condition - A Remote power control only. - B Front panel AND remote power control. - C Front panel power control only. - D Front panel OR remote power control. ROM and LTC Enable. The power-up diagnostic ROM, boot-up ROM, and Line-Time Clock functions of the Utility board can be disabled for troubleshooting purposes. Straps W6101 and W6102 enable or disable the ROMs and LTC. Placing both straps in the "B" position disables the ROMs and LTC. Placing the straps in the "A" position enables both. $\overline{\text{PRINTER}}$ ports can be selected by wire straps. Table 2-10 lists the straps and their address values. Table 2-10 Port Interface Address Straps | Ţ | PRINTER | W6111 | 6112 | 6113 | 6114 | 7111 | 7112 | 7113 | 7114 | 7115 | 7116 | |-----|-----------|-------|------|------|------|-------------|------|------|------|------|------| | 1 | AUXILIARY | : - | | | | | | | | | | | | Bit | 12 | | | • | ====<br> 8 | • | | | • | • | | - 1 | | | | | | | | | | | 1 | To select a high or a low on a particular bit, set the corresponding strap to: A (= 1), or B (= 0). Bits 13 through 15 are always held high (in the A position), and are equivalent to bank 7 of I/O memory space (160000 -- 177770). Bits 1 and 2 of the address are under program control, and select one of four Utility board interface registers (see the description of the Utility board in Section 9 of this manual). Bit 0 is not used. Power Control Enable. Jumper <u>J7079</u> is used during troubleshooting to disable the power control facility of the Utility board. To disable the power control facility, remove J7079. # Communications Adapter The Communications Adapter contains jumpers to select the interface standard, alternate baud rates, stop bits for the HSI port. Figure 2-8 illustrates the Communications Adapter board. Table 2-11 lists the default position of all jumpers. Fig. 2-8. Communications Adapter jumper locations. Table 2-11 Communications Adapter Default Jumper Positions | Jumper | Function | Default<br>Position | |--------|-------------------------------------|---------------------| | J1040 | HSI Interface Type | A | | J2038 | HSI Stop Bit Select | A | | J2041 | HSI Alternate Baud @<br>150 setting | A | | J3046 | HSI Alternate Baud @<br>HSI setting | A | Interface Type. The HSI port normally communicates as an RS-422 standard, but can be reconfigured to use RS-423 or RS-232. Jumper J1040 selects the standard. Set J1040 to the "B" position to select RS-423, or to the "C" position to select RS-232. Stop Bit Select. The number of stop bits used by the HSI port can be changed from the default number (1 stop bit) to 2 stop bits by moving J2038 to the "B" position. Alternate Baud Rates. Jumpers J2041 and J3046 alter the default baud rate of the HSI port when it is set to the 150 baud position or the HSI position. To change the default 150 baud rate to 110 baud, move J2041 to the "B" position. To change the default 150 baud rate to External Clock, move J2041 to the "C" position. To change the default HSI baud rate to 19.2K-baud, move J3046 to the "B" position. #### I/O Board Jumpers on the I/O board set the HSI port parity and bits/character, transmit ready characteristics, and I/O address. Figure 2-9 illustrates the I/O board. Table 2-12 lists the default position of all jumpers. Fig. 2-9. I/O board jumper locations. Table 2-12 I/O Board Default Jumper Positions | <del></del> | | Default ! | |-------------|-------------------|-------------------------| | Jumper | Function | Default <br> Position | | !======= | l diction | !! | | J2080 | Even Parity | B : | | 1 02000 | Lven rai rey | | | J2083 | Even Parity | A | | | | | | J2081 | 8 Bits/Character | В | | 1 | <b>.</b> | l<br>I | | J2082 | 8 Bits/Character | В | | ! | | 1 | | J2084 | Transmit Ready | A | | 1 | | | | J2085 | Transmit Ready | A | | J2086 | Transmit Ready | Α Α | | 1 02000 | i iransmit keady | A. <br> | | J6060 | Address Select | В | | | l nadi eta acidea | _ | | J6061 | Address Select | В | | | | | | J6062 | Address Select | В | | 1 | | l<br> | | J6063 | Address Select | l A | | | | | | J6064 | Address Select | В | | 1.000 | 0.3.1 | | | J 6065 | Address Select | j A. j | | J 6066 | Address Select | <u>B</u> | | 0000 | Madiego Defect | ! | | J6067 | Address Select | A | | | | , | | | | | Parity and Bits/Character. A universal asynchronous receiver/transmitter $\overline{\text{(UART)}}$ on the I/O board controls communications over the HSI port. The parity and number of bits per character is controlled by jumpers within on the I/O board. The parity and bits/character options are shown in Table 2-13. Table 2-13 UART Parity and Bits/Character | | | | | ~ ~ ~ ~ ~ ~ | |------------------|-------|-------|-------|-------------| | Characteristic | J2080 | J2081 | J2082 | J2083 | | 8 Bits/Character | X | В | В | Х | | 7 Bits/Character | X | A | В | X | | 6 Bits/Character | Х | В | A | X | | 5 Bits/Character | Х | A | A | X | | Odd Parity | A | X | X | A | | Even Parity | В | X | X | A | | No Parity | X | X | X | В | Transmit Ready Straps. The transmit ready straps alter the HSI RS-422 control line protocol. There are five possible protocol configurations: - 1. Transmit a BREAK. When the GO bit is set, reading the UART's XMIT RDY bit will cause the serial data out line to be asserted for 220 ns. This causes the UART to set its "framing error" flag, which is interpreted as a BREAK. To enter this mode, set: J2084 = B, J2085 = A, J2086 = A. - 2. This configuration inhibits the CONSOLE MODE until the current DMA operation is complete. When the DMA operation is complete, CONSOLE MODE is entered in a normal fashion. To enter this mode, set: J2084 = A, J2085 = B, J2086 = A. - 3. Abort DMA. When the GO bit is set, reading the XMIT RDY bit will cause the GO bit to be cleared and DMA ABORT to be set. To enter this mode, set: J2084 = A, J2085 = A, J2086 = B. - 4. This configuration transmits a BREAK when the XMIT RDY bit is read. The CONSOLE MODE is entered in the normal manner when the DMA operation aborts and BREAK is complete. To enter this mode, set: J2084 = B, J2085 = A, J2086 = B. - 5. This is the default mode. DMA and Transmit Ready are enabled. To enter this mode, set: J2084 = A, J2085 = A, J2086 = A. I/O Board Port Address. The I/O board's port address can be altered with jumpers J6060 through J6067. Table 2-14 lists the jumpers and their corresponding address values. Table 2-14 I/O Address Jumpers | Jumper | | | | | | | |---------|---|---|--|---|---|---| | <br>Bit | • | • | | • | - | • | To set a high or low on a particular bit, set the corresponding jumper to: A (= 0), or B (= 1). Bits 13 through 15 are always held high (in the B position). This corresponds to bank 7 of the 8501's I/O space (160000 -- 177770). Bits 1 through 3 are under program control, and select one of eight I/O board interface registers (see Section 10 of this manual). Bits 0 and 4 are software control bits, and are independent of the address selection. ## Flexible Disc Controller The Flexible Disc Controller board uses jumpers to control data bus access, diagnostics, drive control, and several troubleshooting features. Figure 2-10 illustrates the jumper positions on the Flexible Disc Controller board. Table 2-15 lists the default positions for all jumpers. Fig. 2-10. Flexible Disc Controller Jumper Locations. Table 2-13 Flexible Disc Controller Default Jumper Positions | <br> Jumper | Function | Default<br>Position | |------------------------------|---------------------|---------------------| | J2011<br>J2014 | Data Bus Enable | В | | J3011<br>J3014 | Data Bus Enable | В | | J1051 <b></b><br> J1055<br> | Diagnostic Input | OUT | | J1111<br>J1113 | Write Pre-Comp | В | | J3061 | Time-Out Disable | OUT | | J3021 | Hi-Z | В | | J3022 | Wait-State Inhibit | A | | J4011 | Addr Decode Disable | A | | J7101 | Driver Cntrl Disbl | OUT | Data Bus Enable. If jumpers $\underline{J2011}$ through $\underline{J2014}$ and $\underline{J3011}$ through $\underline{J3014}$ are move to the A position, the Controller's $\overline{Z80}$ no longer has access to the 8501 bus. <u>Diagnostic Input</u>. To force the Controller's register inputs to a low state, place jumpers in positions J1051 through J1055. <u>Write Precompensation</u>. Jumpers <u>J1111</u>, <u>J1112</u>, <u>and J1113</u> control the write <u>pre-compensation</u> time of the <u>Controller</u>. Moving <u>J1111</u> through J1113 to the A position changes pre-compensation time to 250 ns. In the default position (B), write pre-compensation time is 188 ns. Time-Out Disable. Placing a jumper in position $\underline{J3061}$ disables the Disc Drive Controllers data time-out function. #### Installation—8501 DMU Preliminary Service $\underline{\text{Hi-Z}}$ . Jumper $\underline{\text{J3021}}$ controls the Controller's Z80. When J3021 is placed in the A position, the Z80's address, data, and control lines are placed in a high-impedence state. <u>Wait-State Inhibit</u>. When jumper $\underline{J3022}$ is placed in the B position, wait-states are inhibited, and the Z80 will continue execution even if it's out of sync with the disc data transfer rate. Address Decoder Disable. Jumper $\underline{J4011}$ , when in the B position, disables the Disc Drive Controller's address decoder. <u>Drive Control Disable</u>. When jumper <u>J7101</u> is installed on the board, the <u>Controller's drive control lines are disabled</u>. # Section 3 # ROM-BASED DIAGNOSTICS #### INTRODUCTION This section describes the selftesting diagnostics that are executed within the 8501 Data Management Unit during power-up or RESTART conditions. The diagnostics consist of five power-up tests, two verification routines, and three utility routines. The power-up tests check the ROM, RAM, CPU, Line-Time Clock (LTC), and the Flexible Disc Controller (FDC). The verification routines verify the high-speed interface (HSI) port and the disc-track/sector alignment. The utility routines check the head alignment of the flexible disc drives, provide boot-up capability via the RS-232-C port. Section 3 is organized into four parts: - o An introduction to the 8501 ROM-based diagnostics and some general background information. This part of the section includes test the summary. - o Detailed descriptions of the automatic power-up tests This part also describes the diagnostic diagrams and the five utility board LEDs. - o A description of the Debugging Mode including verification and utility routines. - o A troubleshooting section including descriptions of the Octal Debugging Technique (ODT), the ODT terminal, instructions for manual system boot-up, and the ODT command summary. #### The Firmware The 8501 power-up diagnostics are contained on two 1K X 8-bit ROMs. One ROM stores the high byte and the other stores the low byte of the 16-bit LSI-11/2 word. The diagnostics share the ROMs with the verification routines and utility routines, as shown in Fig. 3-1. The power-up tests reside in bank 0 and the verification and utility routines reside in bank 1. The power-up tests are described under Test Descriptions. The verification and utility routines are covered with the Debugging Mode later in this section. Fig. 3-1. 8501 system memory map. Note: All addresses are shown in octal notation. # Hardware Restrictions The power-up tests use the 8501 as the test instrument. The diagnostic firmware assumes that the LSI-11/2 processor and support circuits (power supplies, clock, and reset circuits) are operational. # The Utility Board LEDs The Utility board contains five LEDs that represent octal numbers during the power-up sequence. You view the five LEDs with the cabinet lid removed (see the appropriate system installation guide). The LEDs are mounted along the Utility board's top edge with the least significant bit closest to the rear panel. The power-up sequence lights the appropriate LED as the tests execute, thus allowing you to identify the last executed test or function before the sequence was HALTed. For example --\*\*- = 06 (where the dash represents an unlit LED, and the asterisk represents a lit LED. The LED display for the power-up sequence is as follows: | 37 | unable to execute firmware | |----|---------------------------------------------| | 16 | initialization error | | 00 | RAM test error | | 01 | PROM error (low byte) | | 02 | ROM error (high byte) | | 03 | CPU error | | 04 | Line-Time clock error | | 05 | FDC dead or missing | | 06 | FDC interrupt error | | 07 | FDC returned error status | | 11 | monitor mode | | 12 | bank switching error | | 10 | trying to boot from flexible disc | | 13 | starting an operator-selected test | | 14 | 8501 COMM mode | | 30 | waiting for a bootable disc | | 31 | executing secondary boot from flexible disc | | 37 | operating system running | | | | #### EXECUTING THE POWER-UP TESTS The five power-up tests execute automatically every time you power up or RESTART the system. You can, however, execute any power-up test individually from the 8501 ODT terminal with the appropriate RE command. The RE commands are described in the Debugging Mode later in this section. # Operation The five power-up tests execute every time you power up the system or toggle the front panel RESTART switch. The tests execute sequentially under control of the LSI-11/2 processor. The power-up sequence executes in about two seconds and gives reasonable assurance that the system is operational. Once all power-up tests have passed, the system boots automatically. If any power-up test fails, the diagnostics give control to the Debugging Mode. You can then use the LED readout to identify the failed circuit or run a verification or utility routine to determine the cause of the failure. You can also connect a terminal directly to the AUXILIARY port, loop on the failed test, and display the affected registers. In addition, a set of disc-based diagnostic programs, described in Section 4 of this manual, lets you delve deeper into the trouble areas. Tables 3-1, 3-2, and 3-3 summarize the power-up, verification, and utility routines. The execution commands shown in the tables are described later in this section. # Table 3-1 Power-up Test Summary | Name | Command | Description ; | |----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RAM Test | RE 1 | This test checks the system memory. It starts at location 10 and proceeds upward through all RAM locations. At each location, the test uses the address as data and stores it in the location. When all addresses are stored in their respective locations, the test starts at the highest address, reads its contents, and complements it. The test then proceeds downward through all lower locations reading their contents and complementing them. Upon reaching location 10 again the test reverses direction, reads all complemented addresses and clears them. | | ROM Test | RE2 | The ROM test performs a checksum test on the diagnostic ROMs located on the Utility board. | | CPU Test | RE3 | The CPU Test checks selected instructions and registers. The CPU test is a graduated test. It checks the simpler instructions first and the more complex ones last. This test also checks the contents of the sequencing registers and the CPU flags. | | LTC Test | RE 4 | The line-time test clock uses the instruction timing to verify that the LTC interrupts the LSI-11/2 at the correct rate. | | FDC Test | RE5 | The FDC test verifies that the Flexible Disc Controller board is installed and at least partially operational. The FDC test also sends a status request to disc drive 0 and checks for the correct interrupt response and error status. | Table 3-2 Verification Routine Summary | - | Name | Command | Description | |---|-----------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Disc<br>Track/Sector<br>Verification | | This routine verifies tracks and sectors on both disc sides. The resulting data is stored in the interface registers and then displayed on the terminal screen. | | | High Speed<br>Interface<br>Verification | HSn | The HSI verification exercises the DMA transmit/receive logic. Upon completion it displays the HSI register contents. | Table 3-3 Utility Routine Summary | Name | Command | Description | | | |-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Head<br>Align<br>Routine | ALn | This routine moves the head to the innermost tracks and then back to track 40 . The routine requires an alignment disc and oscilloscope to check head alignment. | | | | Manual<br> Boot<br> Routine | | The FDn routine boots from the system disc if the automatic boot-up routine did not work or if you had a power-up failure. | | | | RS-232<br> Loader<br> Routine | | The RS routine checks the operation of the RS-232-C serial port 1. | | | #### Commands Power-up diagnostics commands are either in the format REn, or the format XXn. The REn commands are used for single execution of the five automatic tests. The n identifies the numeric order in which the test runs automatically. The Power-up test descriptions later in this section give the command for each test. The XXn command format is used by the verification and utility routines. In this format XX identifies the test mnemonic and n identifies the parameter. The Verification and Utility routine descriptions later in this section give the commands for each routine. # The Diagnostic Diagrams The 8501 power-up tests are described with the aid of diagnostic flow diagrams. These diagrams show how the firmware exercises the various system components. The diagrams describe the overall effect of a combination of instructions. Figure 3-2 shows an example of the diagram format. Actions or conditions are contained in brackets and are normally located near the center of the page. The boxes on either side represent hardware devices or controlling devices either acting or being acted upon. Some example of hardware devices include: - o a complete unit (system terminal) - o a circuit board (system memory) - o a controlling device (system processor) - o part of a device A small diamond leaving a device box indicates a decision. If the action described in the brackets is true the action is transferred in the direction of the arrow. The five diagnostic LEDs are shown with the most significant position on the left. A "1" indicates that the LED is lit, and a "0" indicates that is not. Fig. 3-2. Diagnostic diagram example. POWER-UP TEST DESCRIPTIONS #### Introduction The 8501 Power-up Diagnostics consist of the System Memory (RAM) test, Diagnostics Memory (ROM) test, LSI-11/2 Processor (CPU) test, Line-Time Clock (LTC) test, and the Flexible Disc Controller (FDC) test. The 8501 executes these five tests in the above stated sequence. Once the sequence is started it continues until either completed or HALTed by an error. Figure 3-3 shows the power-up diagnostics sequence. As shown, the power-up diagnostics execute as follows: - a. The LSI-11/2 initializes the system and attempts to read RAM location 4. If this is not possible, the PROCESSOR BUSY light dims noticably. - b. The LSI-11/2 executes the power-up sequence starting at ROM location 2173000. When all five tests have passed, the program sets bit 5 in the LTC clock register, thus starting the bootstrap process. If a test does not pass, the LEDs remain set, identifying the failed test. If an ODT terminal is on-line the diagnostics display an error message; otherwise the test HALTs. - c. If all tests in the power-up sequence pass, the 8501 bootstrap routine searches for a bootable disc. This causes the front panel lights on the disc drives to flash briefly. If the bootstrap routine did not find a disc, the lights continue to flash every six seconds. The bootstrap routine continues to look for a disc until either a disc is inserted or the unit is turned off. Fig. 3-3. Power-up sequence flow chart. # POWER-UP TEST NO. 1 RAM Test Fig. 3-4. 8501 block diagram (RAM test). TEST NAME: RAM Test TEST NO. 01 COMMAND: RE1 FUNCTION: To check the addressing and data storage capability of the system memory. BLOCKS INVOLVED: LSI-11/2 Processor, Utility Board, System Memory, ROM Memory ERROR CODES: LED Error 00 # DESCRIPTION The RAM test consists of these four parts: - 1. Locate the highest RAM address. - 2. Store the address as data into every memory location. - 3. Read every memory location and complement its contents. - 4. Read every memory location and clear it. This test takes approximately two seconds to execute. If the test passed, it automatically initializes the next test. - 1. LOCATE TOP OF MEMORY (Fig. 3-5). The test sets the LEDs to 00 and searches for the highest memory location. Since the 8501 is shipped with 32K-words of memory, the highest memory is 167776. If the top of memory is not at location 167776, the test assumes that the unit contains only 28K-words of memory and the top of memory is at location 157776. - 2. STORE ADDRESS (Fig. 3-6). The test execution continues at location 10 using its address as data and storing it in the location. The test then sequences upwards in memory through all remaining addresses, each time using the address as data and storing it in the memory location. - 3. READ AND COMPLEMENT ALL ADDRESSES (Fig. 3-7). Starting with the highest address, the test reads the contents of every location, compares it to the expected data, and complements the address that it read. The test then proceeds to the next lower address, where it repeats the same sequence. This operation is repeated until all memory locations have been read, compared, and complemented. At that time, the memory pointer has returned to location 10. - 4. READ AND COMPARE THE COMPLEMENTED ADDRESSES (Fig. 3-8). Starting again at location 10, the test sequences upward through memory one more time. This time it reads all complemented addresses and clears them. Fig. 3-5. Locate top of memory. Fig. 3-6. Store address. Fig. 3-7. Read and complement all addresses. Fig. 3-8. Read and compare the complemented addresses. POWER-UP TEST NO. 2 ROM Test Fig. 3-9. 8501 block diagram (ROM test). TEST NAME: ROM Test TEST NO. 02 COMMMAND: RE2 FUNCTION: To perform a checksum test on the two $8501\ \text{ROM}$ memory devices. BLOCKS INVOLVED: LSI-11/2 Processor, Utility Board, System Memory, ROM Memory #### DESCRIPTION The ROM test is the second test in the verification sequence performed by the LSI-11/2 during power-up or RESTART. It performs checksum test on the two ROM memory devices located on the Utility board. The 8501 contains two 1K-byte ROMs, one for the low byte and one for the high byte. Figure 3-10 shows the program distribution within the two ROMs. As shown, bank 0 of each ROM contains the diagnostic programs and bank 1 contains the bootstrap routine. This test checks one ROM at a time. The test starts with the low-byte ROM, checking first bank 0 and then bank 1. It continues in the same order for the high- byte ROM. Each ROM contains its part of the checksum test. The ROM test moves the test routine into system memory and executes it from there. Fig. 3-10. ROM program distribution. - 1. CHECK THE LOW BYTE (Fig. 3-11). The test sets the LEDs to 01 and moves the low-byte checksum test into system memory. - 2. EXECUTE LOW BYTE TEST. The ROM test executes the previously stored checksum test, calculates the checksum, and compares it against the checksum stored in the ROM. If the two don't match, the program HALTS the LSI-11/2. - 3. CHECK THE HIGH BYTE (Fig. 3-12). The test sets the LEDs to 02 and moves the ROM checksum test into system memory. - 4. EXECUTE HIGH BYTE TEST. The ROM test executes the previously stored checksum test, calculates the checksum, and compares it against the checksum stored in the ROM. If the two don't match the program HALTs the processor. Fig. 3-11. Check low byte. Fig. 3-12. Check high byte. # POWER-UP TEST NO. 3 CPU Status Test Fig. 3-13. 8501 block diagram (CPU test). TEST NAME: CPU Status Test TEST NO: 03 COMMAND: RE3 FUNCTION: To execute a representative LSI-11/2 instruction set which indicates whether the CPU is operational. BLOCKS INVOLVED: LSI-11/2 Processor, Utility Board, System Memory, ROM Memory ERROR CODES: LED Error 03 #### DESCRIPTION The CPU test is the third test in a verification sequence performed by the LSI-11/2 during a system power-up or RESTART. This test executes a representative set of LSI-11/2 instructions. Although it does not check all combinations of LSI-11/2 instructions, the CPU test checks a representative sample to determine proper operation of the CPU. - 1. CPU TEST (Fig. 3-14). The test first sets the LEDs to 03, then fetches one instruction at a time from the read-only memory (ROM) and executes it. The test executes the simpler instructions first and then proceeds to more complex instructions. The CPU test verifies most LSI-11/2 operations by checking: - o all single operand instructions; - o all source modes for double operand instructions with destination mode 0; - o all double operand instructions with destination mode 0, and source modes 1,2, and 3; - o TST and TSTB instructions with all destination modes; - o condition code operators; - o word instructions with all destination modes; and - o JSI and JSR instructions. The CPU test checks the results of the executed instructions and HALTs the LSI-11/2 if any result is not correct. Fig. 3-14. CPU Test. POWER-UP TEST NO. 4 Line-Time Clock Test Fig. 3-15. 8501 block diagram (LTC test). TEST NAME: Line-Time-Clock (LTC) Test TEST NO: 04 COMMAND: RE4 FUNCTION: To verify that the Line-Time Clock interrupts the LSI-11/2 at the correct rate. BLOCKS INVOLVED: LSI-11/2 Processor, Utility Board, System Memory, ROM Memory ERROR CODES: LED Error 04 #### DESCRIPTION The LTC test checks that the line-time-clock interrupts occur at the proper intervals. This test is the fourth in the verification sequence that is performed by the LSI-11/2 during power-up or RESTART. 1. LTC TEST (Fig. 3-16). The LTC test starts by setting the LEDs to 04 and enabling the interrupts. The test then detects the first interrupt, fetches a series of intructions with known execution times from the system memory, and executes them (see Fig. 3-17). When the second interrupt arrives all instructions should have been executed. If the second interrupt is either too late or too early, the test HALTs the LSI-11/2 and the LEDs remain set at 04. If the test finds an active ODT terminal, it also displays the message "LTC". Fig. 3-16. The LTC test. Fig. 3-17. LTC test interrupts. # POWER-UP TEST NO. 5 Flexible Disc Controller Test Fig. 3-18. 8501 block diagram (FDC test). TEST NAME: Flexible Disc Controller (FDC) Test TEST NO: 05 COMMAND: RE5 FUNCTION: To check if the Flexible Disc Controller board is operational. BLOCKS INVOLVED: LSI-11/2 Processor, Utility Board, System Memory, Flexible Disc Drives, FDC Board, ROM Memory ERROR CODES: LED Error 05, LED ERROR 06, LED ERROR 07 #### DESCRIPTION The FDC test is the fifth and last in the verification sequence executed by the LSI-11/2 processor during power-up or RESTART. This test does not check the disc units, only the Disc Controller board. The FDC test consists of two parts: the WRITE/COMPLEMENT test and the STATUS REGISTER test. Figures 3-19 and 3-20 show the basic test operations. If the FDC test fails at any time, LSI-11/2 processor searches for an active ODT terminal and displays the contents of these registers: Flexible Disc Controller Buffer Pointer Register (FDCBPR) Flexible Disc Command Register (FDCR) Flexible Disc Word Count Register (FDWCR) Flexible Disc Address Register (FDAR) Flexible Disc Memory Address register (FDMAR) Flexible Disc Error Register (FDER) Flexible Disc Status Register (FDSR) Flexible Disc Diagnostic Register (FDDR) When the test finds an error, the buffer pointer register should contain 1000 and the command register 160053. The contents of the other registers vary depending on whether the drive contains a disc, and if so, the type of disc. - 1. WRITE/COMPLEMENT (Fig. 3-19). The test sets the LEDs to 05 and checks whether the Flexible Disc Controller board is powered up. Next the controller writes a value into the Flexible Disc Controller buffer pointer register (FDCBPR). The stored value is then complemented and read back, thus verifying that the board is operational. If the LSI-11/2 processor cannot access the FDCBPR, the test assumes that the board is not operational. The test then searches for an active ODT terminal and displays the contents of the flexible disc registers. If the test can not find an ODT terminal it HALTs the LSI-11/2 processor. - 2. STATUS REGISTER TEST (Fig. 3-20). The test sets the LEDs to 06, sends a STATUS REQUEST command to the FDC board and asks for the status. The test then waits for the correct interrupt response. If it did not receive the proper response, it HALTs the test, searches for an active ODT terminal, and it displays the contents of the flexible disc controller registers. If the test did receive the proper interrupt response, it continues and sets the LEDs to 07. The processor then receives the STATUS DATA from system memory, examines it, and disables the interrupts. If the test did not get the status result, it HALTs the test and displays the Flexible Disc Controller registers. If the test passed, the power-up sequence sets the LEDs to 12 and then attempts to boot the operating system. Fig. 3-19. Write/complement test. Fig. 3-20. Status register test. THE DEBUGGING MODE # Introduction The Debugging Mode is a firmware program that follows a predetermined operating sequence, unless interrupted by a valid Debugging Mode command. Valid commands are: REn, VEn, HSn, ALn, FDn, and RS. Figure 3-21 shows the Debugging Mode program flow. The Debugging Mode aids in troubleshooting minor system failures prior to system boot-up. The Debugging Mode requires that a terminal is connected directly to port 2 of the 8501. The Debugging Mode lets you: - o read the error data from the LEDs; - o repeat any power-up test; - o boot the system manually rather than automatically; - o download load files via a RS-232-C port for execution in the 8501; - o check the disc alignment with the ALn routine and an alignment disc; - o verify the HSI channel; and - o verify the disc tracks and sectors. #### Entering the Debugging Mode The maintenance jumper (J1036 on the Utility Board) controls the access to the Debugging Mode. You can enter the Debugging Mode under the following conditions: - o If all automatic tests pass and the maintenance jumper is not installed, the firmware automatically selects the Debugging Mode. - o If any test fails and the maintenance jumper is installed the firmware automatically selects the Debugging Mode. - o You can also enter the Debugging Mode manually as described under Bypass The Power-Up Tests later in this section. Fig. 3-21. Debugging Mode Flowchart. #### The Restart (REn) Commands The Debugging Mode gives you access to the REn commands. Thus, you can re-execute individual power-up functions or tests that normally run automatically. You can issue a REn command when the \$ prompt appears on the terminal. The commands and their respective functions are as follows: - REO initializes the ROM diagnostic - RE1 restarts the RAM test - RE2 restarts the ROM test - RE3 restarts the CPU test - RE4 restarts the LTC test - RE5 restarts the FDC test - RE6 looks for a bootable disc #### Accessories The Debugging Mode uses two hardware accessories: Maintenance jumper J1036 on the Utility Board A wrap-back connector (Tektronix part no. 067-1020-00) A wrap-back connector is a RS-232-C-type connector that is wired to feed signals output from a port back into the same port. Thus, data transmitted by the port is fed back into the same port. When you order part no. 067-1020-00, you get a male and female wrap-back connector. To construct your own wrap-back connector, use Table 3-4 for pin-to-pin connections. Assure that the connecting wires are not shorted. When you have wired your connector, mount it in its shell. Table 3-4 Wrap-Back Connector Connections | FROM: | <br> | TO: | <br> | |----------------------------------------------------|---------------------------------------|-------------------------------------------|------| | PIN SIGNAL | <br>PIN | SIGNAL | _ | | 3 T DATA 12 T DATA 5 CTS + 25 CTS - 8 CD + 6 DSR + | = = = = = = = = = = = = = = = = = = = | R DATA + R DATA - DTR + DTR - RTS + RTS + | = | # VERIFICATION ROUTINES The following pages describe the verification commands. Each command description contains a block diagram, description, and flow chart. Track/Sector Verification Fig. 3-22. 8501 block diagram. TEST NAME: Track/Sector Verification COMMAND: VEn -- (where n identifies the verified disc drive) FUNCTION: To verify track and sector addressing of both disc sides. BLOCKS INVOLVED: LSI-11/2 Processor, Utility Board, Read-only Memory, Disc Drives, Flexible Disc Controller (FDC) ERROR CODES: LED Error 13 #### DESCRIPTION The Track/Sector verification routine is a use-initiated routine that verifies the track and sector addressing of the specified disc drive. The track/sector routine requires a terminal connected to the AUXILIARY port. Call the track/sector routine by typing the $\overline{\text{VE}}$ followed by the number of the drive to be verified to the \$ prompt. - 1. TRACK/SECTOR TEST (Fig. 3-23). The test starts by setting the LEDs to 13 and sending instructions to the Flexible Disc Controller (FDC) board to verify the specified disc. - $\frac{2.}{\text{READ DATA}}$ . The test responds by reading all data on all tracks on the specified disc and then comparing the resulting checksum against the checksum residing on the disc. - 3. DISPLAY FDC. When the verification process is completed, the test displays the contents of the FDC interface registers on the terminal. If the FDC board is inoperative, the test waits for two minutes and then displays the unchanged disc registers. Table 3-5 lists the register contents under the two conditions. Fig. 3-23. Track/Sector verification. # Table 3-5 FDC Interface Registers | ¦ Register Name | Mnemonic | Pass* | Comment | |--------------------|----------|-----------------|----------------------------------------------------------------------------------------------------------| | FDC buffer pointer | FDCBPR | 001 000 | | | command | FDCR | 120 045 | | | word count | FDWCR | | If the most significant bit is cleared, the program waited for two minutes and then aborted. | | disc address | FDAR | | If the test failed, the reg-<br>lister contains the record<br>number of the failed disc. | | error | FDER | | If bit 3 or 4 is set,<br>read/seek errors occured.If<br>bit 0 is set the LSI-11/2<br>did not find a disc | | memory address | FDMAR | 000 000 | | | status | FDSR | 054 015 | | | diagnostic | FDDR | or<br> 005 046 | the register contents shown is for drive 0 for drive 1 the register contains 1005 046 | <sup>\*</sup>NOTE: For a fail condition, the registers could contain any value. # High-Speed Interface Verification Fig. 3-24. 8501 block diagram. TEST NAME: High Speed Interface ((HSI) Verification COMMAND: HSn (where n is an octal number between 0 and 377) FUNCTION: Check the DMA transmit and receive logic for proper operation. BLOCKS INVOLVED: Utility Board, LSI-11/2 Processor, Read-Only Memory, I/O Board, Communications Adapter board ERROR CODES: LED Error 13 #### DESCRIPTION The HSI verification routine verifies the operation of the high speed interface port. You start the HSI verification by typing HS and an octal number between 0 and 377 to the \$ prompt. The number is stored in the memory buffer, output to the HSI port, and then read back. This routine requires that you either install a wrap-back connector, or connect the HSI port to a Data Communications Tester such as the TEKTRONIX 832. - 1. SET LEDS TO 13 (Fig. 3-25). The test starts by setting the LEDs to $\overline{13}$ . It then continues and fills the 30 K-byte memory buffer with the specified octal number. - 2. TRANSMIT NUMBERS. The LSI-11/2 sends a transmit instruction to the $\overline{\rm HSI}$ controller to transmit all numbers from the memory buffer to the $\overline{\rm HSI}$ port. - 3. READ NUMBERS. If the HSI port is connected to either a wrap-back connector or data communications tester, the LSI-11/2 reads the data input from the HSI port and sets the LEDs. This routine uses the complement of the five most significant bits of the output number as a data indicator and ignores the lower three bits. For example: if the specified octal number is 355, the complement of 355 is 10. Thus the LED display looks like this ---\*-. Only one LED is on and the others are off. The test also displays the HSI registers after the test is completed (see Table 3-6). Fig. 3-25. The HSI test. Table 3-6 High Speed Interface Registers | Name | Mnemonic | | Fail | Comments | |-------------------------------|----------|-----------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ======<br> DMA<br> <br> <br> | DMAR | ======<br> 000 026<br> <br> | 000 007 | A set most-significant bit usually indicates that the DMA; did not finish testing within 30 seconds. This could be caused by a too low baud rate or an open HSI port. | | Counter | CTR | 000 000 | XXX XXX | The DMA did not finish the test thus it did not decrement the counter to zero. | | Address | A DDR | 077 700 | lower<br>number | If the number is lower the DMA did not finish the test | | Interrupt<br> Vector | VECR | 000 374 | non-<br>zero | | | Receive<br>Status | RCSR | 000 000 | non-<br>zero | | | Receive<br>Buffer | RBUF | 000 XXX | 100 XXX | X is the number specified for HSn if the most-significant bit is set, a timing error occurred. | | Transmit Status | XCSR | 000 200 | 000 000 | All zeros indicate an open<br>HSI port. | | Transmit Buffer | XBUFR | 000 000 | non-<br>zero | A failure could indicate a hardware problem. | # UTILITY ROUTINES The Debugging Mode lets you access three utility routines that perform additional verification and system boot-up from a flexable disc. The three utility routines and their functions are: | Name | Function | | | | | | | |-----------|----------------------------------------------------------------------------------------|--|--|--|--|--|--| | | 100 COD COD COD COD COD COD | | | | | | | | ALn | verifies the disc drive head alignment with an alignment disc. | | | | | | | | FDn<br>RS | boots the system from the specified disc verifies the operation of the RS-232-C port 1 | | | | | | | ALn The disc drive head alignment routine checks the heads for proper alignment. Checking the head alignment requires an alignment disc (Tektronix part number 119-1354-00). The ALn routine does, however, execute with an empty drive and allows you to check if the heads are moving. To enter the routine, type AL follwed by the number of the disc drive to be verified. The ALn routine executes in about one minute. It starts by moving the heads to the innermost track and then back out to track 40. The test then performs a perpetual read on track 40 (side 0). Stop reading by entering any RE command. After the disc alignment routine is executed, the flexible disc registers are displayed on the terminal in the following format: FDn This routine allows you to boot the 8501 from a disc if the automatic boot routine did not work because of a system error. n specifies the disc drive and accepts either a 0 or a 1. For example, if you had a FILE ERROR the system could not boot automatically. To boot from the disc, type FDO (for disc 0) and a $\frac{\text{RETURN}}{\text{Mords}}$ into program memory starting at location 0. Next, it looks for a NOP instruction at location 0 and if it finds one the firmware excutes a JSR instruction. This routine is checks the operation of the RS-232-C PRINTER port. If a wrap-back connector is attached to the PRINTER port, data entered on the ODT terminal exits to the PRINTER port, returns, and is displayed on the ODT terminal. You can than compare the written and returned data and determine if the port operates properly. To call the RS routine type RS followed by a RETURN. To exit from the RS mode type a CTRL @ (hold down the control key and type an @ sign). TROUBLESHOOTING IN ODT MODE #### Description The Octal Debugging Technique (ODT) is a built-in feature of the LSI-11/2. ODT allows you to examine and change register contents and memory locations. ODT also permits single-stepping and restarting of a user program. ODT works through the ODT terminal and responds to single character commands and octal numbers. Table 3-7 shows a summary of ODT commands. For additional information refer to DEC's Micro Computer Handbook. # Entering ODT ODT is invoked automatically by one of the following methods: - 1. you set the HALT/RUN switch to HALT; or - 2. the LSI-11/2 executes a HALT instruction. # The ODT Terminal The ODT terminal is defined as the terminal connected to the AUXILIARY port of the 8501. The AUXILIARY port is strapped to address 177760. Table 3-7 ODT Command Summary | Command | ASCII | Function | |---------------------|--------------------|-------------------------------------------------------------------------------------------| | <br> / (slash)<br> | =====<br> 057<br> | Opens a memory location or general purpose register (GPR) | | CR (RETURN) | 015 | Closes an open location or GPR | | LF (line-feed) | 021 | Closes open location or GPR and opens the next location or GPR | | ^ (up-arrow) | 137 | Closes open location or GPR and opens<br>the previous location or GPR | | @ (at-sign ) | 100 | Closes a location and opens a<br>second location using the first<br>location as a pointer | | <pre></pre> | 137 | Interprets an opened word as an address indexed by the PC | | R (register) | 122<br>044 | When followed by a slash, opens a<br>GPR or processor status register | | G (GO) | 107 | Starts execution of the address specified by G | | P (proceed) | 107 | Continues | | M (maint.) | 115 | Prints the contents of internal maintenance registers | | rubout | 177 | Deletes characters | | L (loader) | 114 | Loads a program that is in bootstrap loader format | # Manual System Boot-Up If the firmware does not boot the system, you can boot it manually from the ODT mode. Enter the following: 1000/ 000000 41 1002/ 000000 400 1004/ 000000 0 1006/ 000000 0 177160/ 000000 1000 GO These instructions read the boot-up records from disc 0. OG starts execution of the read boot-up record. # Bypass The Power-Up Tests You can bypass the power-up tests and enter the Debugging Mode directly while in ODT with the following method: - 1. Set the RUN/HALT switch to HALT. - 2. Toggle the RESTART switch. - 3. Set the RUN/HALT switch to RUN. - 4. Enter the following instructions: 177546/ 000 000 40 R6/ 000 000 167776 # Maintenance Jumper If a power-up test failed you may want to use a oscilloscope or other test equipment for further troubleshooting. Removing the maintenance jumper (J1036 on the Utility Board) permits the 8501 to loop on any error. Restart the 8501 and the system loops on any hardware failure that it finds, thus stimulating the failed circuits. # Section 4 # DISC-BASED DIAGNOSTICS #### GENERAL INFORMATION # Introduction The disc-based diagnostics package consists of seven individual tests, a system interaction test, and various utility functions serving the diagnostics. The seven tests are: - 1. RAM test - 2. ROM test - 3. CPU test - 4. LTC test - 5. the AUXPORT (Auxilliary port) test - 6. the HSI (High Speed Interface) test - 7. the flexible disc test These tests check the same hardware as the ROM-based Diagnostics, but check it more thoroughly. The additional system interaction test checks the interaction of all 8501 system hardware. This test executes automatically every time all tests are executed in a test series. The disc-based diagnostics tests the following circuitry: - o the 8501 system memory (RAM) - o the 8501 boot and diagnostics memory (ROM) - o the LSI-11/2 processor - o the line-time clock circuits (LTC) - o all serial data ports (including the HSI port) - o the read/write format capability of the Flexible Disc #### The Software Your DOS/50 system disc contains, along with the normal operating system, a program called DIAGS. DIAGS contains the above listed tests. DIAGS requires that you invoke it and answer the program prompts that occur while DIAGS executes. The disc-based diagnostics is executed on the 8501 from the ODT terminal connected to the AUXILIARY port. (For more information on the ODT terminal, see Section 3, The ODT Terminal.) # Hardware Restrictions The 8501 diagnostics works only if the 8501 $\underline{\text{kernel}}$ is functional. The 8501 kernel consists of: - o power supplies, - o LSI-11/2 processor, - o That portion of the Utility board containing the boot-ROM, - o that portion of the Utility board containing the serial I/O communications circuits, - o the Communications Adapter (comm adapter) board, - o the Flexible Disc Controller (FDC), and - o a disc drive. #### The Run Codes Seven of the eight tests can be executed individually with the use of the numbered run codes. These numbers, when entered from the ODT terminal, execute the specified test. Run codes are given with a short test description in Table 4-1 on the follwing page. # Table 4-1 Diagnostic Test Summary | <br> Name | Run <br>Code | Description | |-----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RAM Test | 1 | This test checks the RAM system memory. It starts at location 0, takes the contents of location zero and moves it to a register. It then writes data into the location and reads back. This done, the test returns the data from the register and repeats the same operations on the next location. The RAM test test performs this operation on every location in the system memory | | ROM test | 2 | The ROM test performs a checksum test on bootstrap/diagnostic ROMs, and checks for a valid ROM part number. The test consists of two parts with each part testing one ROM. | | CPU test | 3 | The CPU test checks selected instructions and registers. The CPU test checks instructions more complex than the ROM-based CPU test | | LTC test | 4<br> 4 | The LTC test checks that the 8501 line frequency interrupts work | | AUXPORT<br>test | 5 | The AUPORT test checks the two RS-232-C compatible ports by sending a string of ASCII characters to the ports and reading them back | | HSI test | 6 | The HSI test checks the operation of the HSI port and the associated DMA circuitry | | FDC test | 7 | The flexible disc controller (FDC) test verifies the operation of the flexible disc controller and the disc drives. The test checks the read/write format on an unprotected disc or read format on a write protected disc. | EXECUTING THE DISC-BASED DIAGNOSTICS # Fixtures Required Although the three serial ports can be tested without any additional hardware, to fully exercise the 8501 ports, requires two wrap-back connectors. Wrap-back connectors are RS-232-type connectors that are wired to feed signals output from the port back into the same port. Thus, data transmitted by the port is feed back into the same port. You can build your own wrap-back connectors from a RS-232-C-compatible connector. For more information see Section 3, Table 3-4. #### Test Connections To execute the 8501 disc-based diagnostics package, you must disconnect the 8501 from the 8301. Figure 4-1 shows the test connections that are required by the 8501 diagnostics. Fig. 4-1. DIAGS system connections. # Executing Procedures Use the following procedure to execute either an individual test, or all tests sequentially in a test series. - 1. Remove the 8501's top cover (Refer to the proper Installation guide for instructions). - 2. Find the maintenance jumper (J1036) at the top of the Utility board and remove it. - 3. Attach the terminal's RS-232-C Cable to the 8501 AUXILIARY port. Assure that both the terminal and the 8501 are set to the same baud rates. - 4. Attach one wrap-back connector to the PRINTER port, and the another to the HSI port (optional) - 5. Turn on the terminal, and allow it to warm up until the curser is visable. - 6. Now turn on the 8501's primary power switch (on rear panel). You'll hear the 8501 cooling fan. - 7. Push the front panel DC switch to ON. - 8. After approximately three seconds, the terminal screen displays a \$ indicating that you are in Debugging Mode. - 9. Place the DOS/50 disc into drive 0 and close the drive door. - 10. Enter the command $\overline{FDn}$ on the terminal, followed by a $\overline{RETURN}$ (depress the keyboard $\overline{RETURN}$ key.) The $\underline{n}$ is the number of the disc drive containing the DOS/50 disc. - 11. After the FDn command is entered, the 8501 searches the disc for the DIAGS program, loads it, and begins execution. When the 8501 diagnostics is loaded, the terminal displays an identification message followed by the first selection menu. # OPTION MENU - O RUN ALL TESTS [DEFAULT] - 1 TEST DMU RAM - 2 TEST DMU ROM - 3 TEST DMU PROCESSOR - 4 TEST DMU LINE-TIME CLOCK - 5 TEST DMU AUX CHANNELS - 6 TEST DMU HSI CHANNEL - 7 TEST FLEXIBLE DISC DRIVES - 8 ALIGN FLEXIBLE DISC DRIVES - 9 EXIT FROM DMU DIAGNOSTICS - H HELP TYPE IN OPTION (0 - 9 OR H) The disc-based diagnostics gives you the option of executing one test at the time and thus testing individual 8501 components, or running all tests in sequence by typing a RETURN or a zero. In this example we want to execute the ALL test series (all seven tests) thus we type a RETURN. Next, DIAGS displays the loop control menu. You can ask DIAGS to loop on the test when you'll see this terminal display: # LOOP CONTROL MENU ``` 1 - DO NOT LOOP ON TEST [DEFAULT] ``` 2 - LOOP ON TEST H - HELP TYPE IN LOOP CONTROL (1 - 2 OR H) We will not want to loop on a test, so enter RETURN The next menu determines whether the run-time status of DIAGS will be displayed. The menu looks like this: # DISPLAY MODE MENU ``` 1 - DISPLAY RUN-TIME STATUS [DEFAULT] ``` 2 - NO RUN-TIME DISPLAY H - HELP TYPE IN MODE (1 - 2 OR H)? Enter a RETURN to display the run-time status. The last menu selects where the device will display the diagnostic results. displayed. # DISPLAY OUTPUT MENU ``` 1 - DISPLAY ON TERMINAL [DEFAULT] ``` - 2 DISPLAY ON TERMINAL AND 8301 PRINTER - 3 DISPLAY ON 8501 CHANNEL 1 - 4 DISPLAY ON 8501 CHANNEL 2 - H HELP TYPE IN DISPLAY OUTPUT (1 - 4 OR H) For verification purposes, we'll want the results of the test displayed on the terminal, so enter a $\underline{\text{RETURN}}$ . At this point, DIAGS begins to execute the ALL test series. # Diagnostics Execution When you type a <a href="RETURN">RETURN</a> (or 0) DIAGS executes the ALL test series (tests 1 through 7 as they appear on the option menu). When the tests are executed in the series, the error information for every test is displayed at the end of the series. When you execute individual tests, however, DIAGS displays errors after each test. When the ALL test series is completed, DIAGS automatically enters the system interaction test. The following example displays assume that you entered a RETURN, and thus executed the ALL test series. While DIAGS executes, it keeps you informed about test status via the ODT terminal (see The ODT Terminal, Section 3). The ODT terminal displays the name of each test as it is executed. When executing the ALL test series the ODT terminal also displays the elapsed time since the test was started. INITIALIZING THE I/O REGISTERS... BEGINNING OF PASS 1 ELAPSED TIME: 0 : 0 : 0 TESTING RAM... VERIFYING ROM... TESTING PROCESSOR... TESTING LINE TIME CLOCK... TESTING AUX CHANNELS... AUXPORT J151 AUXPORT J152 TESTING HSI CHANNEL... The next test checks the disc in drive 0 or drive 1. If you enter Y after the flexible disc question, and you still have the $DOS/\overline{5}O$ disc in drive O, the contents of the disc will be destroyed. If you want to test the read/write capability of the flexible disc drives, be sure to insert a scratch disc (a disc that has been formatted but contains no files) in drive O or drive 1. Blank discs can be used but the test then generates a "DISC NOT FORMATTED" error. DIAGS will ask if it's alright to write on the flexible disc in drives 0 and 1. Unless you want to test the drives, enter N after each question. TESTING FLEXIBLE DISCS... OK TO WRITE ON FLXO ? (Y OR N) OK TO WRITE ON FLX1 ? (Y OR N) When you are executing the <u>ALL</u> test series, DIAGS automatically enters the system interaction test after the seven tests have been completed. The system interaction test is the final system test that checks if all individual system commponents interact with each other as designed. The system interaction test can not be executed by itself; it is always part of the ALL test series. The system interaction test executes in about 2 minutes and displays the contents of the error registers on the ODT terminal. The error register contents change continously, as the system interaction test puts the system through its paces. If the system interaction test passes, you can be reasonably sure that your 8501 is operating properly. BEGINNING DEVICE INTERACTION TEST... SECONDS ROM RAM CPU INT BUS LTC HSI AUX1 AUX2 FLX 000067 000000 000000 000000 000000 000000 000000 000000 000000 000000 VERIFICATION PASSED. DO YOU WANT TO SEE MORE INFORMATION? (Y OR N) COMMAND? If you respond with a N the option menu is displayed again. If the 8501 passed the disc-based diagnostics, replace the maintenance jumper on the Utility board, and replace the 8501 top cover. #### The 8501 Failed If DIAGS displayed any warning messages, some portion of the 8501 did not pass. You'll see messages such as: \*\*\*WARNING -- PROM ERROR: LOPROM PROBABLE SOURCE: UTILITY BOARD \*\*\*WARNING -- AUXPORT J152 ERRORS PROBABLE SOURCE: UTILITY BOARD If you did answer $\underline{Y}$ after the completion of the system interaction test, a display similar $\overline{t}$ o the one shown below appears on the ODT terminal. #### DMU STATISTICS NOTE: ADDRESSES AND REGISTER VALUES ARE LISTED IN OCTAL NUMBER OF TEST CYCLES 1 ELAPSED TIME; 0:2:0 UTILITY BOARD ROM PART NUMBERS: 160 399 0, 160 400 0 \*\*\*WARNING - OBSOLETE FIRMWARE TOP OF RAM: 167776 LINE-TIMECLOCK FREQUENCY = 60 HZ LINE-TIME STATUS: 000340 REGISTERS FOR AUX PORT J151 BAUD RCSR RBUF XCSR XBUF 2400 040000 000000 070200 000000 REGISTERS FOR AUX PORT J152 BAUD RCSR RBUF XCSR XBUF 9600 160100 000000 100200 000000 REGISTERS FOR HSI BAUD DMA CTR DDR VEC RCSR RBUF XCSR XBUF 153.5K 000000 000000 102646 000374 000001 000000 000000 000000 FLEXIBLE DISC FIRMWARE VERSION 1.0 FLEXIBLE DISC O DISC TYPE: DOUBLE SIDED, DOUBLE DENSITY RECOVERABLE ERRORS ON INNER TRACKS: NONE OUTER TRACKS: NONE RECOVERABLE ERRORS ON SIDE O: NONE SIDE 1 NONE FLEXIBLE DISC REGISTERS FDCBPR FDCR FDWCR FDDAR FDDMAR FDER FDCR FDDR 102410 100000 000000 000000 103646 000000 000000 000000 FLEXIBLE DISC 1 DISC TYPE: NONE VERIFICATION FAILED # The Diagnostic Diagrams The tests in this section are described with the aid of the diagnostic diagrams. These diagrams show how the software exercises the various system components. These diagrams show the overall effect of a combination of instructions. Figure 4-2 is an example of the diagram format. Actions or conditions are contained in brackets and are normally located near middle of the page in each diagram. The boxes on either side represent hardware devices or controlling devices either acting or being acted upon. Some examples of hardware devices include: - o a complete unit (system terminal) - o a circuit board (system memory) - o a controlling device (LSI-11 processor) - o a part of a device A small diamand leaving a device box indicates a decision. If the action decribed in the brackets is true, the action is transferred in the direction of the arrow. The rectangular box on the right in the diagram represents a branch. The number inside the box identifies the next executed part of the test. Fig. 4-2. Diagnostic diagram example. DISC TEST NO. 1 RAM Memory test Fig. 4-3. 8501 block diagram. TEST NAME: RAM memory test RUN CODE: -1 FUNCTION: Checks the data storage capability of the system's RAM memory BLOCKS INVOLVED: LSI-11/2 Processor, Utility board, System memory, Disc Controller, Disc drive ERROR MESSAGES: WARNING RAM ERROR, TOP OF RAM #### DESCRIPTION - 1. READ MEMORY (Fig. 4-4). The RAM test starts at location 0, reads its contents, and stores the contents in a general purpose register. - 2. WRITE TEST DATA. The RAM test writes the test data into location 0, reads it back, and compares it against the written data. Next, the test complements the test data, writes it into the tested location, and reads it back. If on either pass the test finds an error, it stores the error in system memory for recall at the end of the test. - 3. RECALL ERROR INFORMATION. If the test is executed alone, and all locations have been tested, the test recalls the error information from the memory and displays it on the ODT terminal. If the test is executed in the $\underline{ALL}$ series, the error data is displayed at the completion of the test $\underline{series}$ . Fig. 4-4. RAM test. DISC TEST NO. 2 ROM Test Fig. 4-5. 8501 block diagram. TEST NAME: ROM test RUN CODE: 2 FUNCTION: To check the data storage capability of the diagnostic/bootstrap ROM memory. BLOCKS INVOLVED: LSI-11/2 Processor, Utility board, System memory, Disc Controller, Disc drive ERROR MESSAGES: WARNING PROM ERRORS #### DESCRIPTION - 1. BEGIN CHECKSUM TEST (Fig. 4-6). The disc performs the checksum test stored on the low-byte ROM, calculates the checksum and compares it against the checksum stored in the system memory. The ROM test also reads the ROM-stored part number and compares it against the part number stored in the program. - 2. TEST HIGH-ORDER ROM. The test performs the checksum test stored on the high-byte ROM, calculates the checksum and compares it against the checksum stored in the system memory. The ROM test also reads the ROM-stored part number and compares it against the part number stored in the program. - 3. TEST LOW-ORDER ROM. If the test is executes alone, and both ROMs have been checked the program recalls the error information from the memory and displays it on the ODT terminal. If the test is part of the $\overline{\text{ALL}}$ series, the diagnostics displays the error at the completion of the test series. Fig. 4-6. ROM test. DISC TEST NO. 3 CPU Test Fig. 4-7. 8501 block diagram. TEST NAME: CPU test RUN CODE: 3 FUNCTION: To check the operation of the CPU by executing a representative instruction set. BLOCKS INVOLVED: LSI-11/2 Processor, Utility board, System memory, Disc Controller, Disc drive ERROR MESSAGES: WARNING PROCESSOR ERROR #### DESCRIPTION CPU TEST (Fig. $\frac{4-8}{1}$ ). The CPU test checks execution of the LSI-11/2 instructions. The test does not check all combinations of the LSI-11/2 instruction set, but executes a representave sample of all possible LSI-11/2 instructions. This test checks a larger instruction set than the ROM-based test. The CPU test executes first the simpler instructions followed by the more complex ones. The CPU test verifies most CPU operations by checking: - o all single operand instructions, - o all source modes for double operand instructions, with destination mode 0, - o all double operand instructions with destination mode 0, and source modes 1,2, and 3, - o TST and TSTB instructions, - o condition code operators, - o word instructions with all destination modes, - o JSR and RTS instructions, and - o trap instructions. Fig. 4-8. CPU test. # DISC TEST NO. 4 Fig. 4-9. 8501 block diagram. TEST NAME: LTC TEST RUN CODE: 4 FUNCTION: To check the frequency of the interrupts from the AC power source. BLOCKS INVOLVED: LSI-11/2 Processor, Utility board, System memory, Disc Controller, Disc drive ERROR MESSAGES: WARNING LTC ERROR, MISSING INTERRUPTS LINE TIME CLOCK, LINE TIME CLOCK FREQUENCY = nn HZ, LINE TIME CLOCK STATUS nnnn #### DESCRIPTION This test checks that the system is connected to the power source with the correct frequency. The test uses the line-time clock to count the interrupts caused by the line frequency. 1. INITIALIZE INTERRUPTS (Fig. 4-10). The LTC test initializes the interrupts and enters a loop for one second. During that time each line frequency cycle generates one interrupt in the line time clock. The program counts these interrupts. After one second, the program compares the counted interrupts against the specified number in the program. The test accepts interrupt counts between 48 and 52 (for the 50 Hz line frequency) and between 58 and 62 (for the 60 Hz line frequency). If the interrupt count does not fall within the specified ranges the program exits. $\overline{\text{DISPLAY ERRORS}}$ . If the test is executed alone, the program recalls the error information from the memory and displays it on the ITEM terminal. If the part of the $\overline{\text{ALL}}$ series, the error data is displayed at the completion of the test series. Fig. 4-10. LTC test. DISC TEST NO. 5 Fig. 4-11. 8501 block diagram. TEST NAME: AUXPORT (Auxiliary port) TEST RUN CODE: 5 FUNCTION: To check the two auxiliary (RS-232-C) ports BLOCKS INVOLVED: LS1-11/2 Processor, Utility board, System memory, Disc Controller, Disc drive ERROR#MESSAGES: REGISTERS FOR PORT AUXN PORT AUXN INPUT NOT PRESENT PORT AUX N OUTPUT NOT PRESENT BAUD RATE FOR PORT AUXN NOT AS SHIPPED PORT AUXN INPUT INTERRUPT NOT PRESENT PORT AUXN OUTPUT INTERRUPT NOT PRESENT LP MODE FOR AUXN NOT AS SHIPPED NNN DATA ERRORS WARNING: INCORRECT ADDRESS STRAPPING FOR PORT AUXN #### DESCRIPTION The AUXPORT test consists of two identical tests with one test checking the RS-232-C PRINTER port (J151) and the other checking the RS-232-C AUXILIARY port (J152). Furthermore, each test is divided into individual routines, the use of which depends on the system configuration. The AUXPORT test can test the two ports under the various conditions determined by the external the external port connections. The AUXPORT testchecks the port operation with the port connected to either one of the following: a wrap-back connector, a line printer, the terminal from which the test is exercised, or an open circuit. These four conditions are described in steps 4 through 7. Steps 1 through 3 determine which of the above steps are executed. Step 8 repeats the test for the AUXILIARY port, and step 9 displays the error information if the test was executed by itself. (The $\underline{ALL}$ series displays the error information following the last test in the $\underline{ser}$ ies). - 1. INITIALIZE SOFTWARE (Fig. 4-12). The test initializes the software and identifies the location of the ODT terminal from wich the test is executed). The test initializes the ODT terminal and checks if the ODT terminal is connected to the port to be tested. The AUXPORT test also sets the interrupts vectors and enables interrupts. - 2. TEST PORT RESPONSE. Next, the test checks the port response by checking if the appropriate bits in the communications (comm) registers can be set and cleared. If they do not respond, that is the bits can be neither set nor cleared, the test exits and proceeds to AUXILIARY port. - 3. TEST PORT CONFIGURATION. The test determines the port configuration. That is, the test determines which of the four possible conditions applies. Once the test has found the port's condition, it exits to the appropriate routine and performs the test under the specified conditions. Fig. 4-12. Auxiliary port test. 4. TEST REGISTER (Fig. 4-13). This routine checks the status of the communications register bits. Fig. 4-13. Terminal on-port test. 5. TEST WITH WRAP-BACK (Fig. 4-14). The LSI-11/2 processor sends a set of data to the port and reads it back via the wrap-back connector. The test also checks that the appropriate communications register bit can be set and cleared. Fig. 4-14. Wrap-back test. 6. OPEN PORT TEST (Fig. 4-15). For the open port test the LSI-11/2 processor cheks the appropriate comm register bit. The test sets and clears the proper bits thus certifying that the proper port function was accessed. Since this test does not read data from the port, its function is very limited. Fig. 4-15. Open port test. 7. LINE PRINTER TEST (Fig. 4-16). The LSI-11/2 processor sends a pattern of letters to the line printer via the PRINTER port. You can then visually compare the received (printed) line printer pattern to the pattern shown below. On a wide line printer, the pattern below appears on one line. !"#\$%&'()\*+,-./0123456789:;<=>?@ABCDEFGHIJKLMNOPQRSTUVWXYZ[\]^ \_`abcdefghijklmnopqrstuvwxyz{|}~ Fig. 4-16. Line printer test. - 8. REPEAT 1 THROUGH 7 (Fig. 4-17). This portion of the AUXPORT test repeats steps 1 through 7 for AUXILIARY port. Otherwise, this part is identical to the PRINTER port test. - 9. RETRIEVE ERRORS (Fig. 4-17). If the AUXPORT TEST is executed alone, part 9 retrives the error information from the system memory and displays it on the ODT terminal. If, however, the AUXPORT test was executed within the $\underline{ALL}$ series, the error information is displayed at the end of the series. Fig. 4-17. AUXPORT test. DISC TEST NO. 6 HSIPORT Test Fig. 4-18. 8501 block diagram. TEST NAME: HSIPORT (High-Speed Serial Interface port) TEST RUN CODE: 6 FUNCTION: To check the operation of the high-speed serial interface port. BLOCKS INVOLVED: LSI-11/2 Processor, Utility board, System memory, I/O board, Disc Controller, Disc drives ERROR CODES: REGISTERS FOR HSI BAUD RATE FOR HSI NOT AS SHIPPED WARNING--HSI CONTROL--DMA ERRORS HSI OUTPUT INTERRUPT NOT PRESENT-- CHANNEL NOT FULLY TESTED HSI OUTPUT NOT PRESENT--CHANNEL NOT FULLY TESTED HSI INPUT INTERRUPT NOT PRESENT -- CHANNEL NOT FULLY TESTED HSI INPUT NOT PRESENT -- CHANNEL NOT FULLY TESTED NNNN DATA ERRORS HSI DMA INTERRUPT NOT PRESENT - CHANNEL NOT FULLY TESTED WARNING - INCORRECT ADDRESS STRAPPING FOR HSI ## DESCRIPTION The HSIPORT test is similar to the AUXPORT test. HSIPORT test checks the HSI port with the port either open or connected to a wrap-back connector. The HSIPORT test conditions depend on the external port connections. The two conditions are described in steps 4 and 5. Steps 1 through 3 determine which step is executed, and step 6 displays the error information if the test is executed by itself (the <u>ALL</u> series displays the error information following the last test). Some HSIPORT routines use the eight communication status registers located in the I/O board. - 1. INITIALIZE TEST (Fig. 4-19). The test initializes the software. - 2. TEST REGISTERS. Next, the test checks the port response by checking if the appropriate bits in the communications registers can be set and cleared. If the bits can not be set nor cleared, the test exits. - 3. TEST CONDITION. The test determines which port condition applies. Once the the test has determined the port's condition, it exits to the appropriate routine and tests the port. Fig. 4-19. HSI port test. 4. WRAP-BACK TEST (Fig. 4-20). The LSI-11/2 sends a set of data to the port and reads it back via the wrap-back connector. The test also checks that the appropriate communications register bit can be set and cleared. Fig. 4-20. Wrap-back test. 5. OPEN PORT TEST (Fig. 4-21). The LSI-11/2 checks the appropriate communications register bit. The test sets and clears the proper bits thus certifying that the proper port function was accessed. Since this test does not read data from the port, its usefulness is limited. Fig. 4-21. Open port test. 6. RETRIEVE ERRORS (Fig. 4-22). If the HSI PORT test is executed alone, part 6 retrieves the error data from the system memory and displays it on the ODT terminal. If, however, the test is executed within the ALL series, the error information is displayed at the end of the series. Fig. 4-22. HSI test error display. DISC TEST NO. Disc/Drive Test Fig. 4-23. 8501 block diagram. TEST NAME: DISC/DRIVE test RUN CODE: 7 FUNCTION: To check the operation of the FDC board and the disc drives BLOCKS INVOLVED: LSI-11/2 Processor, Utility board, System memory, Disc Controller, Disc drive ERROR MESSAGES: WARNING BAD FDCBPR ON FDC BOARD WARNING -- FLEXIBLE DISCS DO NOT RESPOND AT ADDRESS MISSING INTERRUPTS: FLEXIBLE DISC CONTROLLER BOARD FLEXIBLE DISC N DISC TYPE: -SIDE, -DENSITY (WRITE-PROTECTED) IRRECOVERABLE ERRORS (\*\*INDICATES LOCATION RECOVERABLE ERRRORS ON \_\_\_\_ TRACKS,\_\_\_\_ SIDE RECOVERABLE SEEK ERRORS RECOVERABLE READ ERRORS WARNING -- CONTROLLER ERRORS FLEXIBLE DISC REGISTERS WARNING -- DISC TIME OUT ## DESCRIPTION 1. TEST BOARD RESPONSE (Fig. 4-24). The DISC/DRIVE test checks if the Flexible Disc Controller (FDC) board will respond. If the test does not get a response, it stores an error in system memory and exits from the test. 2. SELECT DRIVE. The second step selects drive 0 as the drive and detetermines the drive status. If the disc is write-protected, the test reads data at random from the disc. Upon finding an error, the test stores the error in the system memory. For discs without write-protect status, the test formats the disc, writes at random locations, reads them back, and compares the written and read-back data. When the test finds an error, it stores the error data in system memory. - 3. REPEAT FOR OTHER DRIVE. The DISC/DRIVE test repeats step 2 for disc drive 1. - 4. RETRIEVE ERRORS. If the DISC/DRIVE test is executed alone, part 4 retrives the error data from the system memory and displays it on the ODT terminal. If, however, the test is executed in the ALL series, the error information is displayed at the end of the series. Fig. 4-24. Disc/Drive test. #### ERROR MESSAGE SUMMARY At the end of each test or the end of the $\underline{ALL}$ test series DIAGS identifies the errors with an appropriate message. DIAGS produces two different types of error messages: o Messages printed just prior to the <u>verification</u> <u>passed/failed</u> message. Most of these are of the form: # \*\*\* WARNING- NN X ERRORS PROBABLE SOURCE: Y BOARD Where NN is the number of errors, X is the type of error (eg. FLEXIBLE DISC ERROR), and Y is the name of the board. o Messages printed after the <u>verification passed/failed</u> message. These messages include both error and system status messages. The following pages summarize the 8501 error messages grouped according tests. ## RAM Test Messages #### \*\*\*WARNING RAM ERRORS A memory location that was written to by the RAM test did not read back the same data pattern. This message is usually accompanied by another message indicating the address, data expected, and data found. Incorrect top of RAM strapping also produces this error message. #### TOP OF RAM NNNNNN This message specifies the highest addressable RAM location. For an 8550 this should be 167776. If the address is different, the message is preceded by WARNING. # \*\*\*WARNING -- RAM ERRORS IN RANGE NNNNNN TO NNNNNN FAULT MASK = XXXXXX Identifies where in memory a RAM error occurred. The message also indicates the differences in the bit pattern between the expected and the actual contents. # ROM Test Messages # \*\*\*WARNING- PROM ERRORS The utility board firmware either did not verify its checksums or it is obsolete. The guilty PROM (high byte and/or low byte) is indicated. ## CPU Test Messages #### \*\*\*WARNING- PROCESSOR ERRORS The LSI-11/2 failed the instruction set test. # Line-Time Clock Messages ## \*\*\*WARNING -- LINE-TIME CLOCK ERRORS The power line frequency clock does not produce the interrupts at the correct intervals. #### MISSING INTERRUPTS: LINE TIME CLOCK The line frequency clock was ticking, but that no interrupts occurred. This may be due to a misplaced jumper on the processor board. #### LINE-TIME FREQUENCY: NN HZ N is the frequency at which the processor is receiving interrupts from the line frequency clock. The number should identical to the 8501 power source frequency. #### LINE-TIME CLOCK STATUS: NNNNNN This indicates cumulative contents of the LTC status register. Normally this will be 000340. For the Debugging Mode it is 000341. # AUXPORT Test Messages XYZ DEVICE CONNECTED TO AUXPORT N This message identifies what the diagnostics see at the port. NOTHING CONNECTED says that the DTR signal is missing. ## REGISTERS FOR PORT AUX J151 BAUD RCSR RBUF XCSR XBUF A status message showing the contents of the interface registers for auxiliary serial port N. BAUD indicates the strapped baud rate or ????. If a wrapback connector is attached, the strapped baud rate will be verified against the line clock. The RCSR and XCSR will contain the results of the last operation (or the first operation, if no errors occurred). The RBUF and XBUF are logically OR-ed from all bad operations. #### PORT AUX J151 INPUT NOT PRESENT - CHANNEL NOT FULLY TESTED This means that no input was received on the PRINTER port. If no wrap-back connector was attached or if no characters were typed on a terminal at this port, this is not an error. # PORT AUX J152 INPUT NOT PRESENT - CHANNEL NOT FULLY TESTED This means that no input was received on AUXILIARY port. If no wrap-back connector was attached or if no characters were typed on a terminal at this port, this is not an error. ## PORT AUX J151 OUTPUT NOT PRESENT - CHANNEL NOT FULLY TESTED This means that a not ready to transmit status persisted on the PRINTER port. If no wrap-back connector was attached or if the peripheral is off-line at this port. This is not an error. ## PORT AUX J152 OUTPUT NOT PRESENT - CHANNEL NOT FULLY TESTED This means that a not ready to transmit status persisted on the AUXILIARY port. If no wrap-back connector was attached or if the peripheral is off-line at this port, this is not an error. ## BAUD RATE FOR PORT AUX J151 NOT AS SHIPPED This means that the baud rate for this port is not strapped to 2400 baud, as it was shipped. If the utility board was intentionally modified this way, this is not an error. #### BAUD RATE FOR PORT AUX J152 NOT AS SHIPPED The baud rate for this port is not strapped to 2400 baud, as it was shipped. If the utility board was intentionally modified this way, this is not an error. # PORT AUXN INPUT INTERRUPT NOT PRESENT CHANNEL NOT FULLY TESTED The input data was received from serial port N, but it was not accompanied by an interrupt. This may be due to incorrect vector jumpering. # PORT AUXN OUTPUT INTERRUPT NOT PRESENT CHANNEL NOT FULLY TESTED The output data could be sent from serial port N, but it was not accompanied by an interrupt. This may be due to incorrect vector jumpering. #### LP MODE FOR PORT AUXN NOT AS SHIPPED The line-printer strapping for the port is not the way it was manufactured. If the utility board was intentionally modified this way, this is not an error. (Normally, the PRINTER port is strapped for a line printer, and the AUXILIARY port is strapped for a terminal.) #### NNNN DATA ERRORS The data errors occurred during a transmission. The serial port ${\tt N}$ considered the data to be incorrect. #### \*\*\*WARNING- INCORRECT ADDRESS STRAPPING FOR PORT AUXN The auxiliary serial port N does not respond at its standard address (177510 for AUX1, 177560 for AUX2). ## HSIPORT Test Messages ## REGISTERS FOR HSI BAUD DMA CTR ADDR VEC RCSR RBUF XCSR XBUF This is a status message showing the contents of the interface registers for the high speed interface. The BAUD catagory will either display 153.6K or \*SLOW\*. The DMA, CTR, ADDR, VEC, RCSR, and XCSR will contain the results of the last bad operation (exception: the high 7 bits of the DMA register are logically OR-ed from all bad operations. The RBUF and XBUF are logically OR-ed from all bad operations. If no errors occurred, the ADDR will contain the address of a data buffer and VEC will be 000374. The RCSR and the XCSR contain the intial channel status. All other registers will be 0. #### BAUD RATE FOR HSI NOT AS SHIPPED The baud rate for the high speed interface is not set to 153.6 Kbaud. This is probably due to accidentally moving the slide switch on the back of the 8501. #### \*\*\*WARNING- HSI CONTROL-DMA ERRORS The control and or DMA circuitry (on I/O board) does not respond as expected. ## XYZ DEVICE CONNECTED TO HSI This message indentifies what the diagnostics see at the HSI port. A NOTHING CONNECTED message identifies a missing DTR signal. HSI OUTPUT INTERRUPT NOT PRESENT - CHANNEL NOT FULLY TESTED The HSI controller was able to transmit data, but that a transmit ready interrupt did not occur. HSI OUTPUT NOT PRESENT - CHANNEL NOT FULLY TESTED The HSI did not receive a ready to transmit status, and therefore could not transmit. HSI INPUT INTERRUPT NOT PRESENT - CHANNEL NOT FULLY TESTED The HSI received data, but that the data was not accompanied by an interrupt. This may be due to incorrect vector jumpering on the I/O board. HSI INPUT NOT PRESENT - CHANNEL NOT FULLY TESTED The HSI did not receive any data. If no wrapback connector or 8301 was connected to the port, this is not an error. #### NNNN DATA ERRORS The HSI received data that the program considered to be invalid. HSI DMA INTERRUPT NOT PRESENT - CHANNEL NOT FULLY TESTED The HSI attempted to perform DMA transfers, but that the transfers were not accompanied by a DMA operation complete interrupt. \*\*\*WARNING- INCORRECT ADDRESS STRAPPING FOR HSI This indicates that the high speed interface does not respond at its standard address (176510 octal). <8301 RESTARTED> This message is displayed in Debugging Mode every time the 8301 is restarted. ## NNNN DOS/50 COMMUNICATION ERRORS OF TYPE NN This message appears when the software protocol used by the 8301 and 8501 to talk to each other has been violated. Unless the number of errors is high, ignore this message. For those rare cases that require deciphering of the error codes, the codes for the different error types are given below: | 1 2 | number of retrived transmissions high speed interface not ready | |-------|-----------------------------------------------------------------| | 4,5,6 | timeout, waiting for the 8301 to send data | | 7,8,9 | invalid header received from the 8301 | | 10 | parity error | | 11 | framing error | | 12 | overrun error | | 13,14 | invalid data block from 8301 | | 15 | timeout, waiting fo for the 8301 to send data | | 16 | 8301 and 8501 trying to send simultaneously | | 18,20 | garbage received from 8301 | | 21 | message out of sequence | | 22 | invalid header | | 23 | 8301 sending too many messages | | 24 | invalid header received from 8301 | | 25 | number of 8501 messages refused by 8301 | ## Disc/Drive Test Errors \*\*\*WARNING- FLEXIBLE DISCS DO NOT RESPOND AT ADDRESS The flexible discs do not respond at 177160 octal. \*\*\*WARNING- BAD FDCBPR ON FLEX CONTROLLER BOARD The data written to the interface register was not read back correctly. MISSING INTERRUPTS: FLEXIBLE DISC CONTROLLER BOARD The operations performed used the flexible disc controller, but that the operations were not accompanied by an operation complete interrupt. FLEXIBLE DISC N DISC TYPE: -SIDED, -DENSITY (,WRITE-PROTECTED) Indicates the type of disc is in drive N. IRRECOVERABLE ERRORS (\*\* INDICATES LOCATION) If errors occurred on drive N that persisted in spite of retries, this message will be displayed. RECOVERABLE ERRORS ON INNER TRACKS: OUTER TRACKS: RECOVERABLE ERRORS ON SIDE 0: SIDE 1: Indicates where on the disc the errors occurred (if any). Inner tracks are 0-42, outer are 43-76. Unless this message is preceded by the IRRECOVERABLE ERRORS message, it can be treated as a status message. Recoverable errors are errors in which the data was recovered on a retry. RECOVERABLE SEEK ERRORS: READ ERRORS: This message indicates whether any errors detected were due to difficulty in locating the data, or in the data itself. \*\*\*WARNING- CONTROLLER ERRORS This message indicates that controller type errors (as opposed to drive-type errors) occurred on the flexible disc controller board. # FLEXIBLE DISC REGISTERS FDCBPR FDCR FDWCR FDDAR FDDMAR FDER FDSR FDDR This message is a status message, indicating cumulative results of interface registers pertaining to disc drive N. The FDCBPR shows the current contents of the FDCBPR. The FDCR, FDWCR, FDDAR, and FDDMAR only show the results of the last bad operation (exception: bit 15 of the FDCR is used as a software flag and is only cleared if the flex controller took too long to respond to a command). The FDER, FDSR, and FDDR show accumulated results from all bad operations, that is, a logical OR (exception: bit 15 of the FDER is used as a software flag for any serious error condition. It can be set by software— detected errors as well as flex controller— detected errors). If no errors occurred, the FDCBPR will show its current contents, the FDCR will contain 100000, and the FDDMAR will contain the address of a data buffer. All other registers will be 0. #### \*\*\*WARNING- DISC TIME OUT This indicates that the flex controller did not respond to a command within a reasonable length of time (2 minutes). # Miscellaneous Error Messages #### ??? DON'T UNDERSTAND -> This message appears following a typing mistake by the user. The program does not know what you meant by the word pointed to. Type an H for information about commands. #### INTERRUPTS TOO FREQUENT TO PROCESS A stack overflow was detected during an interrupt routine. The test in progress will be aborted and the diagnostics will be re-initialized. #### \*\*\*WARNING--BUS ERRORS A device dos not answer on the bus at its expected address. This message is usually accompanied by another message concerning the device in question. #### \*\*\*WARNING INTERRUPT ERRORS Interrupts occur at a vector or sequence that are not normal. This message is usually accompanied by another message indicating the interrupt vector address. #### \*\*\*WARNING-- HIGH SPEED INTERFACE ERRORS A high speed serial channel did not pass the test. This message is usually accompanied by others describing the nature of the apparent failure. #### \*\*\*WARNING -- AUX PORT 1 ERRORS The PRINTER port did not pass the test. This message is usually accompanied by others describing the nature of the apparent failure. #### \*\*\*WARNING -- AUX PORT 2 ERRORS The AUXILIARY port did not pass the test. This message is usually accompanied by others describing the nature of the apparent failure #### \*\*\*WARNING -- FLEXIBLE DISC ERRORS One or more flexible disc drives did not pass the test. This message is usually accompanied by others describing the nature of the apparent failure. #### UNEXPECTED INTERRUPT VECTORED AT NNNNNN An unsheduled interrupt occurred at vector NNN NNN. This error may be caused by incorrect strapping on a board. UTILITY BOARD PROM PART NUMBERS: 160-NNNN-NN, 160-NNNN-NN This message indicates the installed firmaware version. The first number is the number of the low byte ROM. The second number is the number of the high byte ROM. #### \*\*\*WARNING -- OBSOLETE FIRMWARE This message follows the Utility board part numbers - it indicates that the firmware is obsolete. If it follows the flexible disc version number it indicates the flexible disc controller firmware is obsolete. # LED Error Summary The disc-based diagnostics also use the five Utility board LEDs to display error information. (For more information on the LED error displays see Section 3, The Utility Board LEDs ). A short summary of the error codes follows: - OO DIAGS was started but hang up almost instantly for unknown reasons - Ol DIAGS started initializing the system and hung up in the process. - DIAGS was started by an 8301 command, but the 8501 did not receive the instructions of what operating mode to assume. Try starting over. - DIAGS is waiting for an I/O device to become ready. In the stand-alone service mode, it is waiting on the AUXILIARY port. In the DOS/50 customer mode DIAGS is trying to send a message via the high speed interface port. - The initialization is complete and DIAGS trys to display the first menu either via the AUXILIARY port or the HSI port. - The menu is printed and DIAGS waits for the user to answer prompts. - DIAGS gotten the answer to the prompts and continued to perform another task. ## Section 5 ## FUNCTIONAL PROCEDURES #### INTRODUCTION This section provides a group of functional procedures to illustrate 8501 system interaction. The intent is to provide an additional tool toward fault isolation at the board level. This section contains the following procedures: Procedure 1 Front panel RESTART or DC power ON. Procedure 2 8501 file access. Procedure 3 Write to flexible disc. Procedure 4 Write to PRINTER port. ## HOW TO USE THE FUNCTIONAL PROCEDURES Each functional procedure includes a block diagram, a flow diagram, and a description that supports the abbreviated flow diagram comments. Figure 5-1 is an example of the flow diagram format. The functional procedures in this section represent the overall functions performed within the 8501. These procedures are provided to give you a better understanding of the interrelated actions that take place during specific operations. It is important to remember limitations of the functional procedures. They provide general views of system interactions, but do not attempt to isolate error conditions due to software or timing errors. Other sections within this Service Manual provide in-depth information on the hardware within the 8501. Software information can be found in the appropriate system user's manual. Fig. 5-1. Sample of modified flow diagram. A small diamond leaving a hardware device block indicates a decision. If the action described in the brackets is true, the action is transferred in the direction of the arrow. Fig. 5-2. 8501 block diagram.. ## PROCEDURE Restarting the 8501 From the Front Panel. #### FUNCTION This procedure describes the sequence of actions that occur when the 8501 front panel DC ON switch is pressed, or if the RESTART switch is toggled. #### BLOCKS INVOLVED All #### Functional Procedures—8501 DMU Preliminary Service ## Description - 1. When the DC ON switch is activated, or when the front panel RESTART switch is pressed, the LSI-11/2 begins execution of the diagnostics PROM program (address 173000 on the Utility board). - 2. The diagnostics run automatically following normal power-up delays (total elapsed time <5 seconds). If an error is found, the diagnostics cause the LSI-11/2 to write an error code to the Utility board diagnostic LED's (and to a terminal if connected to AUXILIARY port at address 177560). If no error is found the diagnostics set bit 5 of the Line-Time Clock (LTC) register to 0, thereby passing control to the Bootstrap PROM program. - 3. The Utility board uses DMA request protocol to request the bus for the PROM bootstrap program. The request is made via the Utility board front panel control logic. The request is granted if and when the DCOK signal is received from the Utility board power-up circuit. - 4. On granting the bus, the boot PROM routine causes the LSI-11/2 to address the Control Buffer in memory, and through it, instruct the Flexible Disc Controller to perform a DMA read from the first data word on the disc. - 5. The Flexible Disc Controller interprets the Control Buffer in memory and loads the Controller's Z80A registers with instructions to read the first data word occurring in the data field of track 0, record 0. This is read into the bottom of memory (0 --- 127). - 6. The bootstrap program checks the first word to see if it is a NOP (260). If not, it will check the other disc drive before registering a non-bootable disc (error routine). If the bootstrap program finds a NOP, it will read the next block of data on the disc and carry out the instructions contained there. Fig. 5-3. Front panel Bootstrap flow diagram. Fig. 5-4. 8501 block diagram. #### PROCEDURE 8501 file access. #### FUNCTION This procedure describes the actions required when the 8501 is requested to access a flexible disc file. # BLOCKS INVOLVED Communications Adapter, I/O Board, LSI-11/2, Flexible Disc Controller # Receiving Start of Header (Fig. 5-5) - The unit attached to the 8501 HSI port sends the ASCII Start of Header (SOH) when the Clear To Send (CTS) line is high. - 2. The SOH character is received by the I/O board (via the Comm Adapter). The I/O board then issues an interrupt request (vector 360) to the LSI-11/2 processor. - 3. The processor acknowledges the interrupt request and passes the SOH character to the High-Speed Interface (HSI) program in system memory. - 4. The HSI program checks the start of header for validity and sets up the DMA register on the I/O board to receive the remainder of the header (seven characters) under DMA. Fig. 5-5. Receive SOH. - 1. The I/O board requests a DMA interrupt from the LSI-11/2 processor. When the grant is received, the I/O board checks for Data Set Ready (DSR) high, and acknowledges the valid SOH with ASCII character ACK. - 2. When CTS is high, the remaining six characters are transmitted directly to the HSI program in memory (via the Comm Adapter and I/O boards). The HSI program checks the header and set up the DMA register on the I/O board for the number of data words specified in the header. - 3. The I/O board sets CTS low and waits for DTR high. The I/O board then sends an ACK to the HSI port. - 4. The unit connected to the HSI port then sends its file request under DMA. The data block is surrounded by the framing characters STX (Start Of Transmission), and ETX (End Of Transmission). Fig. 5-6. Programming DMA transfer. # File Access Operation (Fig. 5-7) - 1. The HSI program checks the parity and length of data (after temporarily loading the data in another part of memory). The HSI program then passes control to the file manager program. - 2. The file manager reads the data, accesses the requested file (from disc or memory), then executes the task and/or acknowledges completion of the requested routine. - 3. Upon task completion by the file manager, the HSI program repeats the header routine and sets up the I/O board for DMA transfer of the file or completion acknowledgement to the unit connected to the HSI port. - 4. The I/O board sends the information (file, acknowledge, or task result) to the unit connected to the HSI port. Fig. 5-7. File access. Fig. 5-8. 8501 block diagram. #### PROCEDURE Writing to the 8501 Flexible Disc #### FUNCTION This procedure describes the actions that occur when the LSI-11/2 writes data to the Flexible Disc Drive. This procedure assumes that the 8501 is operating on a stand-alone basis, and that a terminal is connected to the AUXILIARY port on the 8501 rear panel. #### BLOCKS INVOLVED LSI-11/2, Flexible Disc Controller, Utility board, Communications Adapter #### Functional Procedures—8501 DMU Preliminary Service ## Description - 1. When the terminal accesses the 8501, the LSI-11/2 processor is interrupted by the Utility board via the auxiliary interrupt (vector 60). - 2. The LSI-11/2 processor routs the terminal data (character by character) to the file management program in memory. - 3. The file management program partitions memory according to file or block size, and sets up the memory Control Buffer with the size and attributes of the DMA transfer. The writing of the Control Buffer automatically causes the Flexible Disc Controller to address memory. - 4. The Flexible Disc Controller reads the Control Buffer and translates the buffer contents into Z80 readable register format. The data is then read directly to the disc (i.e. from memory to the disc). - 5. On job completion the Flexible Disc Controller writes the Control Buffer, and interrupts the LSI-11/2 processor (vector 230) if programmed to do so by bit 14 of the Flexible Disc Command Register (FDCR). - 6. Steps 1 through 5 are repeated as necessary. - 7. The file management program interrupts the terminal via the processor; Utility Board and Comm Adapter, and outputs the job completion acknowledgement and file status. Fig. 5-9. Write to Flexible Disc. Fig. 5-10. 8501 block diagram. #### **PROCEDURE** Write to PRINTER Port. #### **FUNCTION** This procedure describes the actions that occur when the LSI-11/2 writes data to the 8501 PRINTER port. The write to the PRINTER port is activated by a command from a terminal connected to the AUXILIARY port. #### BLOCKS INVOLVED LSI-11/2, Utility Board, Communcations Adapter # Description - 1. The terminal accesses the Utility board via the Comm Adapter. The Utility board interrupts the LSI-11/2 (auxiliary interrupt -- vector 60). - 2. The LSI-11/2 processor uses the file management program to read the terminal data from memory. - 3. The LSI-11/2 processor routs each character to the printer via the Utility board and Comm Adapter. - 4. Steps 1 through 3 are repeated until all characters have been transmitted. Fig. 5-11. Write to printer. ## Section 6 # SPECIFICATIONS #### INTRODUCTION This section provides general specifications and related information for the 8501 Data Management Unit. The following information is presented in this section: - o Electrical Characteristics - o Environmental Characteristics - o Physical Characteristics - o Processor Interface - o Port Characteristics - o ASCII Code Chart #### CHARACTERISTICS # Electrical Characteristics Power Requirements 115 V Nominal (90 - 127 VRMS) 230 V Nominal (180 - 250 VRMS) Line Frequency Range: 50 Hz +1% or 60 Hz +1% Power Consumption 385 Watts Max. #### Specifications—8501 DMU Preliminary Service ## Environmental Characteristics Temperature Operating 10 C to 40 C Storage -10 C to +45 C Humdity Operating 20% to 80% (non-condensing) Storage 8% to 80% (non-condensing) Altitude Operating 2 500 (0 to 8,000 ft.) Derate maximum temperature by 1 deg. C for each 300 m above 2 400 m Storage 15 200 m (0 to 50,000 ft.) # Physical Characteristics | Height | 267 mm | (10.5 | inches) | |--------|--------|-------|---------| | Width | 427 mm | (16.8 | inches) | | Length | 597 mm | (23.5 | inches) | | Weight | 25 kg | (55 | lbs.) | ## PROCESSOR INTERFACE This sub-section details the interface connections made between the LSI-11/2 processor board and the 8501 Data Management Unit. Table 6-1 lists the LSI-11/2 signals used within the 8501, and their connection points on the 8501 main interconnect board. Table 6-2 provides a list of all the bus mnemonies used in the 8501 and gives a description of the use of each signal. Figure 6-1 shows the relationship between the LSI-11/2 72-pin edge connector, and the 8501 100-pin bus. The content of Table 6-2 is reproduced by courtesy of Digital Equipment Corporation, Maynard, Massachusetts rights reserved. # ## Side 1 (Component Side) | Backplane<br>Pin | M7270<br>Signal Function | LSI-11 Bus<br>Signal Name | |----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AA 1 AB 1 AC 1 AD 1 AE 1 AF 1 AH 1 AJ 1 AK 1 AL 1 AM 1 AN 1 AN 1 AP 1 AR 1 AR 1 AR 1 AR 1 AU 1 AU 1 AV 1 | | BIRQ5L<br>BIRQ6L<br>BDAL16L<br>BDAL17L<br>SSPARE1<br>SSPARE2<br>SSPARE3<br>GND<br>MSPAREA<br>MSPAREA<br>GND<br>BDMR L<br>BHALT L<br>BREF L<br>+12B<br>GND<br>PSPARE1<br>+5B | | BA1 BB1 BC1 BD1 BE1 BF1 BH1 BJ1 BK1 BL1 BM1 BN1 BN1 BP1 BR1 BS1 BS1 BU1 BV1 | BDCOK H BPOK H SCLK3 H SWMIB18 H SWMIB19 H SWMIB20 H SWMIB21 H GND Not Connected Not Connected GND BSACK L Bus terminator BEVNT L Not Connected GND Not Connected GND Not Connected | BDCOK H BPOK H SSPARE4 SSPARE5 SSPARE6 SSPARE7 SSPARE8 MSPAREB MSPAREB BSACK L BIRQ7L BEVNT L +12B GND PSPARE2 +5 V | Table 6-1 M7270 Module Backplane Pin Utilization (Cont) ## Side 2 (Solder Side) | Backplane<br>Pin | M7270<br>Signal Function | LSI-11 Bus<br>Signal Name | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | AA2 AB2 AC2 AD2 AE2 AF2 AH2 AJ2 AK2 AL2 AM2 AN2 AN2 AP2 AR2 AR2 AS2 AT2 AU2 AV2 | +5 V Not Connected GND +12 V BDOUT L BRPLY L BDIN L BSYNC L BWTBT L BIRQ L Not Connected BIAKO L BBS7 L Not Connected BDMGO L BINIT L BDALO L BDAL1 L | +5 V -12 V GND +12 V BDOUT L BRPLY L BDIN L BSYNC L BWTBT L BIRQ L BIAKI L BIAKO L BBS7 L BDMGI L BDMGO L BINIT L BDALO L BDAL1 L | | BA2<br>BB2<br>BC2<br>BD2<br>BE2<br>BF2<br>BH2<br>BJ2<br>BK2<br>BL2<br>BM2<br>BN2<br>BP2<br>BR2<br>BR2<br>BR2<br>BR2<br>BR2<br>BR2<br>BR2<br>BR2<br>BR2<br>BR | +5 V Not Connected GND +12 V BDAL2 L BDAL3 L BDAL4 L BDAL5 L BDAL6 L BDAL7 L BDAL8 L BDAL9 L BDAL10 L BDAL11 L BDAL12 L BDAL12 L BDAL13 L BDAL13 L BDAL14 L BDAL15 L | +5 V -12 V GND +12 V BDAL2 L BDAL3 L BDAL4 L BDAL5 L BDAL6 L BDAL7 L BDAL8 L BDAL9 L BDAL10 L BDAL11 L BDAL11 L BDAL12 L BDAL13 L BDAL13 L BDAL14 L BDAL15 L | # Table 6-2 Bus Mnemonics | Mnemonic | Description | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BSPARE 1<br>BSPARE 2 | Bus Spare (Not Assigned, Reserved for DIGITAL use.) | | BAD16<br>BAD17 | Extended address bits (not implemented) | | GND | GroundSystem signal ground and dc return. | | BDMRL | Direct Memory Access (DMA) Request—A device asserts this signal to request bus mastership. The processor arbitrates bus mastership between itself and all DMA devices on the bus. If the processor is not bus master (it has completed a bus cycle and BSYNC L is not being asserted by the processor), it grants bus mastership to the requesting device by asserting BDMGO L. The device responds by negating BDMR L and asserting BSACK L. | | BHALT L | Processor HaltWhen BHALT L is asserted, the processor responds by halting normal program execution. External interrupts are ignored but memory refresh interrupts (enabled if W4 on the processor module is removed) and DMA request/grant sequences are enabled. When in the halt state, the processor executes the ODT microcode and the console device operation is invoked. | | BREF L | Memory RefreshAsserted by a processor microcode generated refresh interrupt sequence (when enabled) or by an external device. This signal forces all dynamic MOS memory units to be activated for each BSYNC L/BDIN L bus transaction. | | BDCOK H | DC Power OKPower supply-generated signal that is asserted when there is sufficient dc voltage available to sustain reliable system operation. | | ВРОК Н | Power OKAsserted by the power supply when primary power is normal. When negated during processor operation, a power fail trap sequence is initiated. | | BSACK L | This signal is asserted by a DMA device in response to the processor's BDMGO L signal, indicating that the DMA device is bus master. | Table 6-2 Bus Mnemonics (Cont) | | bus Minemonies (Cont) | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mnemonic | Description | | BSPARE6 | Bus Spare (Not assigned. Reserved for DIGITIAL use.) | | BEVNT L | External Event Interrupt RequestWhen asserted, the processor responds (if PS bit 7 is 00 by entering a service routine via vector address 100 (octal). A typical use of this is a line time clock interrupt. | | PSPARE4 | Spare (Not assigned). | | PSPARE2 | Spare (Not assigned). | | +5<br>+5<br><b>-</b> 12 | +5 V PowerNormal +5 V dc system power.<br>+5 V PowerNormal +5 V dc system power.<br>-12 V Power12 V dc power for devices<br>requiring this voltage. | | +12 | +12 V Power+12 V dc system power. | | BDOUT L | Data OutputBDOUT, when asserted, implies that valid data is available on BDALO-15 L and that an output transfer, with respect to the bus master device, is taking place. BDOUT L is deskewed with respect to data on the bus. The slave device responding to the BDOUT L signal must assert BRPLY L to complete the transfer. | | BRPLY L | ReplyBRPLY is asserted in response to BDIN L or BDOUT L and during 1AK transaction. It is generated by a slave device to indicate that it has placed its data on the BDAL bus or that it has accepted output data from the bus. | | BDIN L | Data InputBDIN L is used for two types of bus operation: | - 1. When asserted during BSYNC L time, BDIN L implies an input transfer with respect to the current bus master, and requires a response (BRPLY L). BDIN L is asserted when the master device is ready to accept data from a slave device. - 2. When asserted without BSYNC L, it indicates that an interrupt operation is occurring. Table 6-2 Bus Mnemonics (Cont) # Mnemonic ### Description BSYNC L Synchronize--BSYNC L is asserted by the bus master device to indicate that it has placed an address on BDALO--15. The transfer is in process until BSYNC L is negated. BWTBT L Write/BWTBT L is used in two ways to control a bus cycle: - 1. It is asserted during the leading edge of BSYNC L to indicate that an output sequence is to follow (DATO or DATOB), rather than an input sequence. - 2. It is asserted during BDOUT L, in a DATOB bus cycle, for byte addressing. BIRQ L Interrupt Request--A device asserts this signal when its Interrupt Enable and Interrupt Request flip-flops are set. If the processor's PS word bit 7 is 0, the processor responds by acknowledging the request by asserting BDIN L and BIAKO L. BIAKI L BIAKO L Interrupt Acknowledge Input and Interrupt Acknowledge Output—This is an interrupt acknowledge signal which is generated by the processor in response to an interrupt request (BIRQ L). The processor asserts BIAKO L, which is routed to the BIAKI L pin of the first device on the bus. If it is requesting an interrupt, it will inhibit passing BIAKO L. If it is not asserting BIRQ L, the device will pass BIAKI L to the next (lower priority) device via its BIAKO L pin and the lower priority device's BIAKI L pin. BBS7 L Bank 7 Select--The bus master asserts BBS7 L when an address in the upper 4K bank (address in the 28-32K range) is placed on the bus. BSYNC L is then asserted and BBS7 L remains active for the duration of the addressing portion of the bus cycle. Table 6-2 Bus Mnemonics (Cont) | Mnemonic | Description | |-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BDMGI L<br>BDMGO L | DMA Grant-input and DMA Grant OutputThis is the processor-generated daisy-chained signal which grants bus mastership to the highest priority DAM device along the bus. The processor generates BDMGO L, which is routed to the BDMGI L pin of the first device on the bus. If it is requesting the bus, it will inhibit passing BDMGO L. If it is not requesting the bus, it will pass the BDMGI L signal to the next (lower priority) device via its BDMGO L pin. The device asserting BDMR L is the device requesting the bus, and it responds to the BDMGI L signal by negative BDMR, asserting BSACK L, assuming bus mastership, and executing the required bus cycle. | | BINIT L | Initialize—BINIT is asserted by the processor to initialize or clear all devices connected to the I/O bus. The signal is generated in response to a power-up condition (the negated condition of BDCOK H). | | BDALO L<br>BDALI L | Data/Address LinesThese two lines are part of the 16-line data/address bus over which address and data information are communicated. Address information is first placed on the bus by the bus master device. The same device then either receives input data from, or outputs data to the addressed slave device or memory over the same bus lines. | | +5<br>-12<br>+12 | +5 V PowerNormal +5 V dc system power12 V Power12 V dc power for devices requiring this voltage. +12 V Power +12 V system power. | | BDAL2 L BDAL3 L BDAL4 L BDAL5 L BDAL6 L BDAL7 L BDAL8 L BDAL9 L BDAL10 L BDAL11 L BDAL11 L BDAL12 L BDAL13 L BDAL14 L BDAL14 L BDAL15 L | Data Address Lines. | Fig. 6-1. LSI-11/2 72-Pin -- 8501 100-Pin Interface. PORT CHARACTERISTICS This sub-section provides details on use of the three I/O interface ports accessible at the rear of the 8501 DMU. A schematic of the three ports is shown in Figure 6-2. These ports are located on the Comm Adapter board and extend through the rear panel. The High-Speed Interface port (HSI) is normally used for communication over an RS-422 data line. By moving the harmonica bus selector plug located on the Comm Adapter board, the HSI port can be configured to RS-232-C and RS-423 communication standards. RS-422 is the standard communication method used between the 8501 and HSI peripherals such as the 8301 MDU. The HSI port uses a (receiver control/status) default address of 176510, and an Interrupt Vector address of 360. Both these addresses may be changed by software. The PRINTER and AUXILIARY ports are both configured for RS-232-C communications. The PRINTER port is usually dedicated to line printer operations. The AUXILIARY port is usually dedicated to CRT/Keyboard terminal operations. Note for the PRINTER port that a type of printer vector interrupt is selectable on the Utility board (see Strapping Options-Sections 2). The PRINTER port uses a default address of 177510 and an interrupt vector address of 200. The AUXILIARY port uses a default address of 177560 and an interrupt vector address of 60. Both the PRINTER and AUXILIARY ports are identical in their wiring and communication methods. Fig. 6-2. Schematic showing Comm Adapter I/O Ports. ### RS-232-C In this protocal, data is sent from the 8501 on the IDATA line, and received on the RDATA line. All data byte communcations are preceded by one Start bit, and terminated by one or more Stop bits. The presence of the Start/Stop bits are checked, and their omission will cause a framing error. (The framing error may be disabled. See Section 2 of this manual for Utility board strapping options). Parity is also checked by the 8501 unless the NO PARITY option is selected for each port on the Utility board. The baud rate for sending and receiving data can be set in three different ways: - o Set by the baud rate straps on the Utility board. - o Set by an external clock (the 8501 baud rate equals bit frequency divided by 16). - o Set under program control by addressing bits 12 through 15 in the Utility board Transmit Control/Status Register (XCSR). Details for specifying baud rates using any of the above procedures are contained in Table 2-17 of Section 2, or in the appropriate system Users Manual. The CTS (Clear to Send) line is asserted by the 8501 when the 8501 is free to receive data. The RTS (Request to Send) signal is asserted when the peripheral wishes to receive data (thereby putting the 8501 in transmit mode). The DTR signal is activated by the peripheral when it is ready to transmit or receive. Note that all signals including data are active low. The T/R (Transmit/Receive) Clock line is an optional facility for setting communications rates by means of an external clock. This must be an even baud rate (including stop bits) determined by dividing the bit rate frequency by 16. The $8501\ \text{DMU}$ conforms to the Electronic Industries Association (EIA) standard. For time durations of all signals mentioned, refer to the applicable EIA documents. ### RS-422 and RS-423 The RS-422 and RS-423 communications standards are similar to RS-232-C in terms of signal meanings. The difference is in the method of transmission. All four principal communication lines (RDATA, TDATA, RTS and CTS) use two lines to communicate instead of one. For example, TDATA uses pins 3 and 12 instead of just pin 3 as in RS-232. In the case of RS-422, each pair are balanced lines. In the case of RS-423 they are unbalanced lines. Balanced lines mean that the signal is sent on one line in the normal fashion (as for RS-232-C) while the other line is exactly diametrically opposed, or a mirror image of it. The advantage to this is that the difference signal is twice as large, and any interference on the line is cancelled out by the signal opposition (ie the difference voltage remains the same). Unbalanced lines (ie for RS-423) have one of the signal pairs grounded. In addition, while the receiving end does a voltage compare, the line driver does not invert the second signal. Thus, in this case, the voltage difference is not twice normal. Although RS-423 produces better results than RS-232-C (for long cable lengths and higher baud rates), it is still not as reliable as RS-422 for long distance communications at high speeds. Fig. 6-3. Serial data format. # ASCII Code Chart LOW-ORDER BITS An ASCII code chart is reproduced in Figure 6-4. The extent of symbol usage will depend on the translation capabilities of the peripheral connected to the $8501\ DMU$ . | | HIGH-ORDER BITS | | | | | | | | |---|------------------|------|-----|------|-------|-------|------|-------| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | CON | TROL | SYM | BOLS | UPPEI | RCASE | LOWE | RCASE | | C | NUL | DLE | SP | Ø | @ | Р | ` | р | | 1 | soн | DC1 | ! | 1 | Α | Q | а | q | | 2 | STX | DC2 | ,, | 2 | В | R | b | r | | 3 | ETX | DC3 | # | 3 | С | S | С | s | | 4 | ЕОТ | DC4 | \$ | 4 | D | Т | d | t | | 5 | ENQ | NAK | % | 5 | E | U | e | u | | 6 | ACK. | SYN | & | 6 | F | ٧ | 1 | v | | 7 | BEL | ETB | . , | 7 | G | w | g | w | | 8 | BS<br>BACK SPACE | CAN | ( | 8 | Н | х | h | x | | 9 | нт | EM | ) | 9 | ı | Y | i | у | | A | LF | SUB | * | : | J | Z | j | ,z | | E | ут | ESC | + | ; | К | [ | k | { | | | FF | FS | , | < | L | \ | ı | : | | | ) CR<br>RETURN | GS | - | = | М | ] | m | } | | E | so | RS | | > | N | ٨ | n | ~ | | F | : SI | US | / | ? | 0 | | 0 | DEL | Fig. 6-4. ASCII code chart. ### Section 7 ### LSI-11/2 PROCESSOR ### INTRODUCTION The 8501 processor is a Digital Equipment Corporation LSI-11/2. It plugs into a 72-pin edge connector specifically configured to accept the DEC dual width card. All power requirements (+5 Vdc, +12 Vdc) are supplied through the edge connector. ### **JUMPERS** The jumpers described in the following text are illustrated in Fig. 7-1. - W1 <u>Master Clock Enable</u> for normal operation requires that W1 be installed. It is removed only when testing the clock circuit. - W3 Event Interrupts (default configuration = enabled). External Event $\overline{\text{(EVNT)}}$ interrupts are enabled when jumper W3 is removed. The EVNT interrupt is initiated by an external device when it asserts the BEVNT bus signal. The EVNT interrupt is the highest priority external interrupt. ### Power - Up Mode Select Jumpers Four power-up modes are available for user selection. These are selected by positioning jumpers W5 and W6. Table 7-1 lists the straps, their positions, and the corresponding mode. The modes are explained in the following text. Table 7-1 Power-UP Mode Jumpers | T | JUMPERS | | | |------|---------|------------|--| | MODE | W6 | <b>W</b> 5 | | | 0 | OUT | OUT | | | 1 | OUT | IN | | | 2 | IN | OUT | | | 3 | IN | IN | | Fig. 7-1. Processor strap locations. - Mode 0 When the 8501 is powered-up this option places the processor in a microcode sequence that fetches the contents of memory locations 24 and 26 (octal), and loads their contents into R7 (program counter) and the PS (processor status word), respectively. When this condition is entered, the next operation will depend on the state of the BHALT(L) signal. If BHALT(L) is asserted low the terminal (ODT) microcode is entered. The terminal then functions as the front panel. If BHALT(L) is not asserted, program execution will begin with the address contained in R7 (program counter). - Mode 1 When the 8501 is powered-up, this mode immediately places the LSI-11/2 in the terminal microcode (ODT) mode regardless of the state of the BHALT(L) signal. This mode assumes a terminal at bus address 177560 (octal). - Mode 2 (Standard Configuration = Enabled) When the 8501 is powered-up this mode places the LSI-11/2 in a microcode sequence that loads a starting address of 173000 (octal) into R7 (Program Counter) and begins program execution at this location if the BHALT(L) signal is not asserted. Address 173000 (octal) is the starting address for the DEC diagnostic program. When the diagnostic program completes execution the bootstrap program will execute. If BHALT(L) is asserted, the LSI-11/2 will not execute the instruction at location 173000 (octal), and will immediately execute the terminal microcode (ODT). - Mode 3 This mode is used by the LSI-11/2 processor to implement a method of powering-up in the microcode address space. This mode is not supported in the 8501. ### LSI-11/2-8501 DMU Preliminary Service TERMINAL ODT COMMANDS The terminal ODT commands enable a terminal to function as a front panel. The terminal keyboard replaces the front panel address, data, and function switches. The terminal display replaces the typical front panel alphanumeric displays and/or binary status indicators. The terminal ODT commands are executed by the LSI-11/2 processor only when the processor is in the HALT mode. Once the HALT mode has been entered the ODT commands are entered from the terminal keyboard. Table 7-2 lists the ODT commands. The HALT mode is entered in one of the following ways: - o Executing a HALT instruction. - o Optionally, pressing the BREAK key on the terminal. - o During Power-Up (Mode 1). - o The BHALT(L) bus signal is asserted by toggling the 8501 front panel HALT switch. - o A double Bus Error. (Stack pointer points to non-existent memory when the stack is used after a error condition.) - o A Bus Error (timeout) when the processor is attempting to input a vector from an interrupting device. # Table 7-2 ODT Commands (Terminal Microcode) | Command | Description | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RETURN | Close opened location and accept next command. | | LINE FEED | Close current location; open the next sequential location. | | ^ | (ASCII 5E) Close the open location and open the location $-2$ . | | - | (ASCII 5F) This command is used to open the location whose address is arrived at by taking the open location contents and adding it to the open location address +2. | | @ | Take the contents of opened location as the absolute address and open that location. | | r/ | Open the word at location r. | | \$n/ or Rn/ | Open general register n $(0-7)$ or S (PS register). | | r;G or rG | Go to location r and start program execution. The 8501 initialize signal: B INIT (L), is issued for 10 uS before execution starts. | | L | This command is not used. NOTE: If the 'L' command is inadvertently entered, system RESTART must be used to re-enter the command mode. | | P | Proceed with program execution at the location pointed to by the current contents of the PC $(R7)$ . | | RUBOUT | Erases previous numeric character. Response is a (\). | | Control<br>Shift 'S' | (ASCII 13) This is a manufacturing test command. NOTE: If this command is inadvertently entered, enter any two characters (ignore anything displayed on the terminal) to terminate this mode. | | M | Print contents of an internal CPU register. The terminal will print six characters and then return to the command mode. The last octal digit displayed will indicate how the processor entered the terminal mode. Table 7-3 shows the decoded meaning of the last octal digit. | Table 7-3 CPU Register CODE | Last Octal<br> Digit Value | Function | |-----------------------------|-----------------------------------------------------------------------------------| | 0 | Halt instruction or BHALT L<br>was asserted. | | 1 or 5 | Bus error occurred while getting interrupt vector. | | 2,6 | Bus error occurred while doing memory refresh. This should not occur in the 8501. | | 3 | Double Bus error occurred<br>(stack contains non-existent<br>address. | | 4 | Reserved instruction trap occurred. | | 7 | A combination of 1, 2, and 4 occurred. | ### BUS PROTOCOL The 8501 bus supports master-slave data transfers. The processor is usually the bus master, transferring data to or from slave devices such as memory or peripheral interfaces. Some types of peripheral devices are capable of direct memory access (DMA) transfers. When such a device requests bus mastership, the processor passes control to the requesting device. Only the processor and a DMA equipped device can gain bus mastership. When the processor is executing instructions that do not require use of the bus, it is not bus master. It operates as a processor or arbitrator only. In the arbitrator role, the DEC processor supplies either the BIAK-O signal for interrupting boards or the BDMG-O signal for DMA requesting boards. Once the processor responds with BIAK-O or BDMG-O, it is the relative position of each requesting board in the daisy-chain that actually determines the sequence in which they are serviced. Table 7-4 lists the five different types of data transfer cycles on the 8501 bus. Figures 7-2 through 7-7 show the timing diagram for each of these operations. Table 7-5 lists the DMA/Interrupt priority levels. # Table 7-4 Data Transfer Functions | Term | Function | Operation | |--------|------------------------------------------------------------|-----------------------| | DATI | Data Word Transfer input | Read | | DATO | Data Word Transfer output | Write | | DATIO | Data Word Transfer input followed by word transfer output. | Read/Modify/<br>Write | | DATOB | Data Bytes Transfer output | Write | | DATIOB | Data Word Transfer input followed by byte transfer output. | Read/Modify/<br>Write | TIMING AT MASTER DEVICE TIMING AT SLAVE DEVICE ### NOTES: - Timing shown at Master and Slave Device Bus Driver inputs and Bus Receiver Outputs - 2. Signal name prefixes are defined below: - T = Bus Driver Input R = Bus Receiver Output - 3. Bus Driver Output and Bus Receiver Input signal names include a "B" prefix . - 4. Don't care condition. Fig. 7-2. DATI bus cycle timing. NOTES: - I. Timing shown at Requesting Device Bus Driver Inputs and Bus Receiver Outputs - 2. Signal name prefixes are defined below: T = Bus Driver Input R = Bus Receiver Output - 3. Bus Driver Output and Bus Receiver Input signal names include a "B" prefix. - 4. Don't care condition Fig. 7-3. DATO or DATOB bus cycle timing. TIMING AT MASTER DEVICE TIMING AT SLAVE DEVICE #### NOTES - I. Timing shown at Master and Slave Device Bus Driver Inputs and Bus Receiver Outputs. - 2. Signal name prefixes are defined below: T = Bus Driver Input R = Bus Receiver Output - 3. Bus Driver Output and Bus Receiver Input signal names include a "B" prefix. - 4. Don't care condition. Fig. 7-4. DATIO or DATIOB bus cycle timing. 2. Signal Name Prefixes are defined below: T = Bus Driver Input R = Bus Receiver Output 3. Bus Driver Output and Bus Receiver Input signal names include a "B" prefix. Fig. 7-5. Interrupt Transaction timing. z. Signal name pretixes are derined below: T = Bus Driver Input R = Bus Receiver Output 3. Bus Driver Output and Bus Receiver Input signal names include a "B" prefix. Fig. 7-6. DMA Request/Grant timing. Fig. 7-7. Power-Up/Power-Down timing. Table 7-5 DMA/Interrupt Priority | Priority | Board | Type | |----------|---------------|---------------| | 1 | Processor | C PU | | 2 | Flexible Disc | DMA/INTERRUPT | | 3 | Spare | DMA/INTERRUPT | | 4 | Memory | SLAVE | | 5 | Spare | DMA/INTERRUPT | | 6 | Spare | SLAVE | | 7 | I/O | DMA/INTERRUPT | | 8 | Utility | INTERRUPT | ### LSI-11/2—8501 DMU Preliminary Service ### TRAP VECTORS A trap is effectively an interrupt generated by software or the processor. A trap vector is two consecutive words of dedicated memory locations that contain a program counter (PC) and a processor status word (PSW) value. When a trap occurs, the contents of the current PC and PSW are pushed onto the processor stack and replaced by the contents of the two dedicated memory locations specified by the vector. Some program instructions and many error conditions generate traps. For example, if the processor references a peripheral device with an address and the addressed device fails to respond within a preset length of time, a bus time-out error occurs. When the processor detects the time-out condition, it immediately traps to memory location 004 (octal) and loads a new PC value. A new PSW is loaded from the next consecutive memory location, 006 (octal). Depending upon the software being used, the new PC and PSW usually cause the processor to begin executing a service routine to handle the error. The return sequence from a trap involves executing an RTI or RTT instruction which restores the old PC and old PSW by popping them from the stack. Table 7-6 is a list of predefined trap vectors and trap priorities. Table 7-6 Predefined Trap Vectors (Octal) | Condition | PC Locations | PSW Locations | |--------------------------------------------|--------------|---------------| | CPU Reserved Location | 000 | 002 | | Bus time-out error and Illegal Instruction | 004 | 006 | | Reserved instruction | 010 | 012 | | BPT/Trace | 014 | 016 | | IOT instruction | 020 | 022 | | Power fail | 024 | 026 | | EMT instruction | 030 | 032 | | TRAP instruction | 034 | 036 | | FIS (option) | 244 | 246 | | Event Line | 100 | 102 | ### Trap Priorities - 1. Bus time out - 2. Instruction trap - 3. Trace traps - 4. Power fail trap - 5. Halt line - 6. Event line - 7. Device (bus) interrupt request ### LSI-11/2 INSTRUCTION EXECUTION TIMES The execution time for an instruction depends on the instruction itself, the modes of addressing used, and the type of memory referenced. In most cases the instruction execution time is the sum of a Basic Time, a Source Address (SRC) Time, and a Destination Address Time (DST). instruction time = basic time + SRC time + DST time basic time = fetch time + decode time + execute time All timing information given in the following tables is in microseconds, unless otherwise noted. Times are typical; process timing can vary +20 percent. A 350 ns microcycle is assumed. ### LSI-11/2—8501 DMU Preliminary Service Table 7-7 Source and Destination Time | MODE | SRC TIME<br>(Word) | SRC TIME<br>(Byte) | DST TIME<br>(Word) | DST TIME (Byte) | |------|--------------------|--------------------|--------------------|-----------------| | 0 | 0 | 0 | 0 | 0 | | 1 | 1.40 uS | 1.05 uS | 2.10 uS | 1.75 uS | | 2 | 1.40 | 1.05 | 2.10 | 1.75 | | 3. | 3.50 | 3.15 | 4.20 | 4.20 | | 4 | 2.10 | 1.75 | 2.80 | 2.45 | | 5 | 4.20 | 3.85 | 4.90 | 4.90 | | 6 | 4.20 | 3.85 | 4.90 | 4.55 | | 7 | 6.30 | 5.95 | 6.65 | 7.00 | NOTE: For Mode 2 and Mode 4, if R6 and R7 are used with byte operations, add 0.35 uS to SRC time and 0.70 uS to DST time. Table 7-8 Basic Time (Double Operand Instructions) | DOPS (Double Operand) | DMO | DM1-7 | |-------------------------|---------|---------| | MOV | 3.50 uS | 2.45 uS | | ADD, XOR, SUB, BIC, BIS | 3.50 | 4.20 | | CMP, BIT | 3.50 | 3.15 | | MOVB | 3.85 | 3.85 | | BICB, BISB | 3.85 | 3.85 | | CMPB, BITB | 3.15 | 2.80 | NOTE: DMO = Destination Mode 0 DM1-7 = Destination Modes 1 through 7 Table 7-9 Basic Time (Single Operand Instructions) | SOPS (Single Operand) | DMO | DM1-7 | |-----------------------|---------|---------| | CLR | 3.85 uS | 4.20 uS | | INC, ADC, DEC, SEC | 4.20 | 4.90 | | COM, NEG | 4.20 | 4.55 | | ROL, ASL | 3.85 | 4.55 | | TST | 4.20 | 3.85 | | ROR | 5.25 | 5.95 | | ASR | 5.60 | 6.30 | | CLRB, COMB, NEGB | 3.85 | 4.20 | | ROLB, ASLB | 3.85 | 4.20 | | INCB, DECB, SBCB, ADC | 3.85 | 4.55 | | TSTB | 3.85 | 3.50 | | RORB | 4.20 | 4.90 | | ASRB | 4.55 | 5.95 | | SWAB | 4.20 | 3.85 | | SXT | 5.95 | 6.65 | | MFPS (1067DD) | 4.90 | 6.65 | | MTPS (1064SS) | 7.00 | 7.00* | Note: For MTPS use Byte DST time not SRC time. Add 0.35 microseconds to instruction time if Bit 7 of effective OPR = 1. ### LSI-11/2—8501 DMU Preliminary Service Table 7-10 JMP/JSR Destination Time | JMP/JSR Mode | i | |--------------|---------| | 1 | 0.70 uS | | 2 | 1.40 | | 3 | 1.75 | | 4 | 1.40 | | 5 | 2.45 | | 6 | 2.45 | | 7 | 4.20 | Table 7-11 Basic Time (JMP/JSR Instructions) | Instruction | Basic Times | |--------------------|-------------| | =========<br> JMP | 3.50 uS | | JSR (PC=LINK) | 5.25 | | JSR (REG.=LINK) | 8.40 | NOTE: Basic time = fetch time + decode time + execute time. Instruction Execution Time = basic time + DST time. PC = Program counter REG = Register 0-6. Table 7-12 Execution Time Miscellaneous Instructions | Instruction<br> ==================================== | Microseconds<br> <br> 3.50 | | | |------------------------------------------------------|-----------------------------|--|--| | SOB (Branch) | 4.90 | | | | SOB (No Branch) | 4.20 | | | | SET CC | 3.50 | | | | CLEAR CC | 3.50 | | | | NOP | 3.50 | | | | RTS | 5.25 | | | | MARK | 11.55 | | | | RTI | 8.75* | | | | RTT | 8.75*+ | | | | TRAP, EMI | 16.80* | | | | IOT, BPT | 18.55* | | | | WAIT | 6.30 | | | | HALT | 5.60 | | | | RESET | 5.95 + 10<br>for INIT + 90 | | | Note: \* = If the new PS contained a '1' in bit 4 or bit 7 add 0.35 us for each instruction. + = If the new PS contained a '1' in bit 4 add 2.10 microseconds. ### LSI-11/2—8501 DMU Preliminary Service DEC 72-PIN - 8501 100-PIN INTERFACE A complete list of the edge card connector pins is given in Fig. 7-8 showing pin number, signal name, and interface to the 100-pin 8501 bus. (H) = signal asserted at high TTL level. (L) = signal asserted at low TTL level. | 501 DMU | | | | | | CONNECT | |---------------------------------------|-----|---------------------------------------|-------------------|-----|-----------|--------------| | IGNATION- | * | <del>-</del> | | - | • | DESIGNAT | | | 2 | (A) | | 1 | (1) | 1 | | REAR | 4 | (B) | REAR | 3 | (2) | | | RIGHT | 6 | (C) | LEFT | 5 | (3) | | | SIDE | 8 | (D) | SIDE | 7 | (4) | | | | 10 | (E) | ' | 9 | (5) | | | | 12 | (F) | | 11 | (6) | | | | 14 | (H) | | 13 | (7) | | | DEC | 16 | (J) | DEC | 15 | (8) | | | LSI-11 BUS | 18 | (K) | LSI-11 BUS | 17 | (9) | | | | 20 | (L) | | 19 | (10) | | | BIRQ5 L AA1 | 22 | (M) | +5V AA2 | 21 | (11) | | | BIRQ6 L AB1 | 24 | (N) | -12V AB2 | 23 | (12) | | | BDAL16 L AC1 | 26 | (P) | GND AC2 | 25 | (13) | | | BDAL17 L AD1 | 28 | (R) | +12V AD2 | 27 | (14) | | | SSPARZ 1 AZ1 | 30 | (S) | BDOUT L AE2 | 29 | (15) | | | SSPARZ 2 AF1 | 32 | (T) | BRPLY L AF2 | 31 | (16) | | | SSPARZ 3 AH1 | 34 | (U) | BDIN L AH2 | 33 | (17) | | | GND AJ1 | 36 | (V) | BSYNC L AJ2 | 35 | (18) | | | MSPARZ A AK1 | 38 | (W) | BWTB7 L AK2 | 37 | (19) | | | MSPARZ A ALI | 40 | (X) | BIRQ L AL2 | 39 | (20) | | | GND AM1 | 42 | (Y) | BIAK1 L AM2 | 41 | (21) | | | BDMR L AN1 | 44 | (Z) | BIAKO L AN2 | 43 | (22) | 7 | | BHALT L AF1 | 46 | (a) | BBS7 L AP2 | 45 | (23) | | | BRZF L AR1 | 48 | (b) | BDMGI L AR2 | 47 | (24) | | | +12 B AS1 | 50 | (c) | BDMGO L AS2 | 49 | (25) | | | GND AT1 | 52 | (d) | BINIT L AT2 | 51 | (26) | | | PSPARZ 1 AU1 | 54 | (e) | BDALØ L AU2 | 53 | (27) | | | →5B AVI | 56 | (f) | BDAL1 L AV2 | 55 | (28) | | | | 58 | · (h) | 15.4422 | 57 | (29) | | | • | 60 | (j) | | 59 | (30) | | | | 62 | (k) | | 61 | (31) | | | | 64 | (1) | | 63 | (32) | | | BDCOK H BA1 | 66 | (m) | +5V BA2 | 65 | (33) | | | BPOK H BB1 | 68 | (n) | -12V BB2 | 67 | (34) | —— | | SSPARZ 4 BC1 | 70 | (p) | GND BC2 | 69 | (35) | | | SSPARZ 5 BD1 | 72 | (r) | +12V BD2 | 71 | (36) | <del>i</del> | | SSPARZ 6 BE1 | 74 | (s) | BDAL2 L BE2 | 73 | (37) | | | SSPARZ 7 BF1 | 76 | (t) | BDAL3 L BF2 | 75 | (38) | <del></del> | | SSPARZ 8 BH1 | 78 | (u) | BDAL4 L BH2 | 77 | (39) | | | GND BJ1 | 80 | (v) | BDAL5 L BJ2 | 79 | (40) | | | MSPARZ B BK1 | 82 | (w) | BDAL6 L BK2 | 81 | (41) | | | MSPARZ B BL1 | 84 | (x) | BDAL7 L BL2 | 83 | (42) | | | GND BM1 | 86 | (y) | BDAL8 L BM2 | 85 | (43) | | | BSACK L BN1 | 88 | (z) | BDAL9 L BN2 | 87 | (44) | | | BIRQ7 L BP1 | 90 | (AA) | BDAL10 L BP2 | 89 | (45) | | | BEVNT L BR1 | 92 | (AB) | BDAL11 L BR2 | 91 | (46) | | | +12B BS1 | 94 | (AC) | BDAL12 L BS2 | 93 | (47) | | | GND BT1 | 96 | (AD) | BDAL13 L BT2 | 95 | (48) | | | PSDARZ 2 BU1 | 98 | (AE) | BDAL14 L BU2 | 97 | (49) | | | +5V BV1 | 100 | (AF) | BDAL15 L BV2 | 99 | (50) | | | , , , , , , , , , , , , , , , , , , , | + | , , , , , , , , , , , , , , , , , , , | 1 DURLEY L BYZ | 100 | (50) | <del>,</del> | | DEC LSI-11<br>BUS | TE | K 8501 1/F | DEC LSI-11<br>BUS | TI | EK 8501 I | /F | Fig. 7-8. DEC 72 Pin - 8501 100 Pin Interface. ### Section 8 ### MEMORY BOARD ### INTRODUCTION This board provides 32,768 16-bit words of dynamic RAM memory. The memory board is supplied with bank select straps, and provides for either the top 2K-words or the top 4K-words to be used as I/O. The memory devices making up the top 16K-words may be removed to provide an 8501 with only 16K words of memory. The memory board has an average read cycle access time of 210 nS and a memory cycle time of 410 nS. Distributed refresh for the dynamic RAM's is provided by on-board circuitry. A dynamic RAM refresh cycle will occur during every cycle, providing the memory board is not selected, or after a 15 microsecond period has elapsed since the last refresh cycle. The maximum delay produced by a refresh cycle is 450 nS. The memory board timing control is provided by a 24.25 MHz crystal controlled clock. Refresh request (RF REQ) and Bus request (BUS REQ) are each sampled once during each clock period to yield a maximum latency of 41 nS before the memory cycle is initiated. Table 8-1 lists the power requirements of the 32K Memory board. See Section 2 of this manual for a list of Memory board jumpers and straps. Table 8-1 Power Requirements | Voltage | Typical | Maximum | |---------|---------|---------| | +5 Vdc | 0.720 A | 1.20 A | | +12 Vdc | 0.675 A | 0.90 A | | -12 Vdc | 0.015 A | 0.02 A | ### Section 9 ### UTILITY BOARD ### INTRODUCTION The Utility board provides some features not supplied by the other boards. Refer to Fig. 9-1 for a functional block diagram of the Utility board. Figure 9-2 illustrates the serial interface registers. See Section 2 of this manual for jumper and strap locations, and their functions. The features supplied by the Utility board are: - o Two RS-232-C Interfaces - o Line-Time Clock Control (LTC) - o Bootstrap PROM - o Diagnostic PROM - o Front Panel Functions (RESTART, RUN/HALT) - o Power Control Logic - o Bus Termination Resistors - o Diagnostic Status Indication (LED's) Fig. 9-1. Utility board functional block diagram. Fig. 9-2. Serial interface registers. #### Utility Board—8501 DMU Preliminary Service RS-232-C COMMUNICATIONS The outputs and inputs of the two RS-232-C interfaces (PRINTER and AUXILIARY) are connected to the Communications Adapter Board. The Communications Adapter Board provides the translation between the TTL output/input of the Utility board and standard RS-232-C voltage levels. The baud rate for the two RS-232-C interfaces may be selected either by software or by straps provided on the Utility board. The baud rate for the two interfaces is independently selectable over a range of 50 to 9600. Provisions are made for an external clock which will accept a TTL level signal between 0 and 320 KHz (the external clock frequency is 16 times the baud rate). ## Serial Interface Register Definitions ## Register O - Receiver Control/Status Register (RCSR) # BIT DESCRIPTION - 15 Set when Data Terminal Ready (DTR) and Request To Send (RTS) are both received true. Read-only bit. - 14 Set when DTR is received true. Read-only bit. - 13 Set when RTS is received true Ready-only bit. - 12-8 NOT USED. Read as 0 - Receive done. Set when an entire character has been received and is ready to be read from RBUF. This bit is automatically cleared when RBUF is read or when DCOK goes false. A receiver interrupt is sent by the interface when this bit is set and the receiver interrupt is enabled (i.e., bit 6 is also set). Read-only bit. - Interrupt Enable. Set under program control to generate a receiver interrupt request when a character is ready for input to the processor (i.e., bit 7 is also set). Cleared under program program control or by the INIT signal. Read/Write bit. - 5-1 NOT USED. Read as 0. - O CTS. Drives Clear To Send (CTS). 1 = not CTS, 0 = CTS. Read/Write bit, cleared by INIT (i.e. during initialization). ## Register 2 - Receiver Data Buffer (RBUF) ## BIT DESCRIPTION - 15 Error. "OR" of bits 14, 13, and 12. Read-only bit. - Overrun Error. When set, indicates that the previously received character was not read prior to receiving a new character. Cleared by DCOK false or the receipt of a new valid character after reading the overrunning character. Read-only bit. - Framing Error. When this bit is set, indicates that the parity of the received character does not agree with the expected parity. Always 0 if no parity is selected. Read-only bit, cleared by DCOK false or the receipt of a new valid character. - 11 NOT USED. Read as 0 - 7-0 Contains 5 to 8 data bits in a right-justified format. Read-only bits. ## Register 4 - Transmit Control/Status Register (XCSR) ## BIT DESCRIPTION 15-12 Programmable Baud Rate Select Bits. When set, these bits choose a baud rate from 50 to 9600 or external. Bit 5 of XCSR register must be set and the baud rate enable straps for the PRINTER port or AUXILIARY port must be installed before these bits are enabled (see Section 2). Read/Write bits. Reading these bits will return the actual baud rate. If the programmable baud rate is disabled, the baud rate jumpers will be read. #### 11-8 NOT USED. Read as 0 - Transmitter Ready. This bit is set when the transmitter buffer (XBUF) can accept another character. When set, it initiates an interrupt sequence provided bit 6 is also set. Set during power up sequence by DCOK. Cleared by writing into XBUF. Read-only bit. - Interrupt Enable. When set, allows an interrupt sequence to start when bit 7 is set. Read/write bit. Cleared by INIT. - Programmable Baud Rate Enable. Must be set for bits 15-12 to select the baud rate. Read/Write bit, cleared by INIT. - 4-1 NOT USED. Read as 0. - Break. When set, a continuous space is transmitted across the RS-232-C interface, giving the receiver a framing error. Read/Write bit, cleared by INIT. ## Utility Board—8501 DMU Preliminary Service ## Register 6 - Transmit Data Buffer (XBUF) BIT DESCRIPTION 15-8 NOT USED. Read as 0. 7-0 Holds the character to be transferred to the external device. Data must be right-justified if the UART is strapped to less than 8 bits. Writing to this register initiates the transmit sequence. Write-only bits. Read as 0's. ### LINE-TIME CLOCK (LTC) CONTROL The Line-Time Clock (LTC) circuitry contains a control register and supporting logic to control the bootstrap/diagnostic PROM and the processor EVENT trigger line. The logic is named after a characteristic of the EVENT interrupt line, which is triggered on the Utility board by a 60 Hz (square wave) signal derived from the 8501 power supply. The EVENT interrupt provides a software facility allowing for real time clock applications. The presence of this signal is controlled by LTC bit 6. It is cleared (disabled) both by setting bit 6 to a zero, and/or during initialization (INIT). Other active bits in the LTC register are: bit 5 - controlling the PROM address space (see "Diagnostic and Bootstrap PROM's"); bit 7 - to monitor the line frequency clock (see LTC Register bit definition); bit 0, which is a strappable option (P1036) for software diagnostic purposes; and bits 15-11 which drive five LED's used for diagnostic status reporting. ## Line-Time Clock Status Register (Address = 177546) ## BIT DESCRIPTION - 15-11 LED's on Utility board. These are used by the power-up self test to indicate errors and conditions (refer to Section 5 for the error codes). Writing a 0 to a bit turns on an LED. The Initialize condition sets all LED's ON. Writing a 1 turns it off. Write-only bits. - 10-8 NOT USED. read as 0. - 7 Monitor. Set to 1 by line frequency clock signal. Cleared by program. Read/Write bit. Writing a zero clears the bit, writing a 1 does not set it. Set by INIT, or line frequency clock. - Interrupt Enable. When 1, the line frequency clock signal asserts the BEVNT line. Read/Write bit. Cleared by INIT. - Diagnostic PROM Select. When 1, bootstrap PROM is located at addresses 173000 to 174776 (octal). When 0, diagnostic PROM is located at the same address space. Read/Write bit, Cleared by INIT. - 4-1 NOT USED. Read as 0. - O Strap selected logic level for diagnostic PROM control. #### DIAGNOSTIC AND BOOTSTRAP PROM'S These are two 1K-byte PROM's which are combined in parallel to provide 1K words of diagnostic and bootstrap memory. The diagnostic program provides the 8501 with a self-test feature and is entered automatically each time the system is powered up or the front panel restart switch is activated. The bootstrap program is used to load the disc operating system into RAM. The bootstrap program is activated automatically on successful completion of the diagnostic program. The diagnostic and bootstrap programs both utilize an address space of octal 173000 to 174776 (or approximately 1K bytes). Whenever the RESTART switch is activated, and during initialization, bit 5 of the LTC register is set to 0. This causes the diagnostic program to run starting at address 173000 (octal). One of the final instructions in the diagnostic program sets bit 5 of the LTC register to a 1, causing the bootstrap program to run (again starting at address 173000). The LTC control technique allows two programs (Diagnostic and Bootstrap) to share the same address at different times. A strap is provided to disable the PROM and LTC functions. See Section 2 for the operation of this strap. The PROMs would have to be disabled if two Utility boards were installed in the same system for troubleshooting. #### Utility Board-8501 DMU Preliminary Service #### FRONT PANEL FUNCTIONS The Utility board controls the system restart operation when restart (BDCOK(H) is activated by the front panel RESTART switch. It will force the processor to start execution at location 173000 (boot/diagnostic PROM address). The front panel board provides the debounce circuit for the RUN/HALT and RESTART switch. When the RUN/HALT switch is placed in the HALT position the processor will halt when the current instruction is completed. See Section 2 of this manual for the proper settings of the power-up/power-down and front panel power control jumpers. ### Power Control The Utility board contains the logic for selecting between internal (front panel), and external (any peripheral via Comm Adapter connector BNC 1) dc power control of the 8501. See Section 2 of this manual for power control options. #### BUS TERMINATION RESISTORS Each bus signal is terminated on the Utility board with a resistive divider network consisting of 180 ohms to +5 Vdc and 390 ohms to ground. DMA Grant (DMG) and Interrupt Acknowledge (IAK) lines are terminated with a resistive divider network consisting of 330 ohms to +5 Vdc and 680 ohms to ground. ## DIAGNOSTIC STATUS INDICATION (LED'S) The LEDs are viewed (with the top cover of the 8501 off) from the upper right side of the box (i.e. from the side opposite the disc drives). The LED closest to the front of the box is the most significant bit of the five. The following list (in octal) defines the meanings of the LED patterns if the processor halts: - 37 unable to execute firmware - 16 unable to complete initialization - 00 error during RAM test - O1 PROM error (low byte) - O2 PROM error (high byte) - 03 CPU error - 04 line-time clock error - O5 FD controller dead or missing - Of FD controller interrupt error - O7 FD controller returned error status - 11 monitor mode - 12 bank-switching error - 13 starting an operator-selected test - 14 8501 COMM mode - 10 trying to boot from a flex disc - 30 waiting for a disc - 31 executing secondary boot from disc - 37 operating system running ## Utility Board—8501 DMU Preliminary Service The normal sequence that an observer will perceive is as follows, where \* represents the LEDs that are lit: ``` ***** (from power-on till the firmware starts) .... (first 2 seconds after startup) ..*** (rippling through self-tests) .*.. (trying the flex drives) **... (waiting for 6 seconds) ... (repeat the last 2 steps until booted) ... **..* (loading the operating system) (operating system running) ``` ## Section 10 ## I/O BOARD #### INTRODUCTION The I/O board performs the serial/parallel conversion for the high-speed interface port (HSI). Figure 10-1 depicts the overall functional layout of the board. The serial registers are shown in Fig. 10-2 and Fig. 10-3. The address for the I/O serial interface may be located anywhere in Bank 7 (160000 to 177760). The address is selected with eight straps as described in Section 2 of this manual. ### I/O BOARD POWER REQUIREMENTS | Voltage | Typical | Max | | | |---------|------------|------------|--|--| | | ` | | | | | +5 Vdc | 1.100 amps | 1.750 amps | | | Fig. 10-1. I/O Board functional block diagram. Fig. 10-2. High Speed serial interface registers. Fig. 10-3. Register contents. #### INTERRUPT VECTOR ADDRESS At system power-up, the I/O interrupt vector address is 060. Once the system is powered up, the I/O interrupt vector address may be changed under program control to any address within the range 000 to 360. #### HSI DATA RATE The HSI data rate is determined in one of two ways: a DMU supplied clock or an external clock. The DMU clock is located on the Comm Adapter board. The external clock must supply a TTL compatible signal whose frequency range may be between 0 and 2.5 MHz (156.25K baud). See Section 11 for Comm Adapter board internal baud rates. #### DMA OPERATION The memory starting address for DMA data transfers is specified by the LSI-11/2 processor. This address is contained in an 18 bit (extended range) starting address register. Two bits select the memory bank and 16 bits select the address within that bank. DMA data transfers are performed in blocks. The size of a data block may vary between zero and 65535 bytes. Sixteen bits are used to specify the block size. When the correct number of bytes have been transferred the I/O board will interrupt the LSI-11/2 processor. This interrupt informs the LSI-11/2 that the DMA operation is complete. The DMA transfer may be made using unpacked, packed, or byte-swapping-packed modes. Mode selection is under program control. In the byte mode, the upper byte of memory is filled with the high byte (error bits) from RBUF and the transferred data is placed in the lower byte. When the packed mode is used, the first byte of data is placed in the lower byte and the second byte of data is placed in the upper byte of memory. Byte-swapping-packed operation just reverses the location of the high and low bytes of data. ## **INTERRUPTS** The I/O board will interrupt the LSI-11/2 processor under the following conditions: - a. Receiver buffer is full. - b. Transmit buffer is empty. - c. DMA operation is complete. - d. Error occurred during DMA transfer. #### I/O Board—8501 DMU Preliminary Service REGISTERS: CONTROL, STATUS, AND DATA. ## Register O -- DMA Control/Status Register # BIT DESCRIPTION - DMA ERROR (DERR) This is the OR of bits 14, 13, 12 and 11 ANDed with bit 8. - TIME OUT ERROR (TOR) This bit is set during a DMA cycle when a memory location does not respond to a read or write command within 10 microsecs. It is cleared when the GO bit is set of when Bus INIT or local INIT is asserted. - ADDRESS OVERFLOW ERROR (AOF) This bit is set during a DMA cycle when the address register overflows and the counter is not at zero. It is cleared when the GO bit is set or when Bus INIT or Local INIT is asserted. - DMA ABORT (ABORT) This bit is set during a DMA cycle if the XCSR buffer is read when strap H2 is in the 'B' position and GO = 1. It cleared when the GO bit is set or when Bus INIT or Local INIT is asserted. - READ BUFFER ERROR (RBE) This bit is set if an error condition exists when the RBUF is read during a DMA cycle. It is cleared when the GO bit is set or when Bus INIT or Local INITR is asserted. This bit is used, when bit 8 is set, to abort the DMA operation. If bit 8 is not set, RBE indicates the presence of an error in the received DMA data block. - LOCAL INITIALIZE STROBE (INIT) This bit is set only during the time it is being written to. When the write operation is completed this bit returns to a low state (0 logic level). Writing to this bit will initialize this interface to a known state. The counter, address, and interrupt vector are not affected. - 9 NOT USED. - 8 READ BUFFER ERROR ENABLE (RBEE). This bit is set by writing a 'one' to it. It is cleared by writing a 'zero' to it. Asserting Bus INIT or Local INIT will also clear it. - 7 DMA OPERATION IS COMPLETED (DMA DONE) This bit is set when the DMA operation reaches completion. It is cleared when the GO bit is set, or when Bus INIT or Local INIT is asserted. - DMA INTERRUPT ENABLE (DMA INTR ENBL) This bit is set by writing a 'one' to it. It is cleared by writing a 'zero' to it or when Bus INIT or Local INIT is asserted. This bit is used to generate a interrupt when the 'DMA done' bit is set or DMA error bit is set. - 4,5 EXTENDED ADDRESS BITS (XBA, 16, 17) These bits are set by writing a 'one' to them. They are cleared by writing a 'zero' to them or when Bus INIT or Local INIT is asserted. These bits are used to select one of four memory pages during a DMA operation. - SWAP BYTE This bit is set by writing a one to it. It is cleared by writing a zero to it or when Bus INIT or Local INIT is asserted. When packed mode is selected and this bit is a zero, the first byte of data is in the low memory byte and the second bye is in the high memory byte. When packed mode is selected and this bit is a one, the first byte of data is in the high memory byte and the second byte of data is in the low memory byte. - PACKED This bit is set by writing a one to it. It is cleared by writing a zero to it or when Bus INIT or Local INIT is asserted. When transferring data to or from memory, if the packed bit is set, two bytes per word of memory are stored or read. The order of the bytes is determined by the swap byte bit. If the packed bit is zero, only the low byte of memory is read during OUT operations, and during IN operations the low byte will have the data byte stored in it and the upper byte will have the upper 8 bits of the RBUF stored in it. - 1 IN/OUT (IN to memory, OUT from memory) This bit is set by writing a 'one' to it. It is cleared by writing a 'zero' to it. This bit is used to control the direction of data flow during a DMA transfer. - ENABLE DMA (GO) This bit is set by writing a 'one' to it. It is cleared by the following: A) writing a 'zero' to it, B) when the DMA is completed, C) when DERR (bit 5) is set, D) when Bus INIT or Local INIT is asserted. ### Register 1 -- Counter for DMA Control (CTR) ## BIT DESCRIPTION 0-15 These bits are used as a 16 bit counter. This counter is set (under program control) to the 2's complement of the number of bytes being transferred this counter. When the counter overflows the DMA transfer is stopped. #### I/O Board—8501 DMU Preliminary Service ### Register 2 -- Address For DMA Control (ADDR) BIT DESCRIPTION 0-15 These bits are used as a 16 bit address pointer. This pointer (set under program control) points to the first location in memory to be used in the DMA data transfer. In the unpacked mode, this pointer will increment by two with each byte transferred. In the PACKED mode, this pointer will increment by one with each byte transferred. ## Register 3 -- Vector For Interrupts (VEC) BIT DESCRIPTION ## 8-15 NOT USED - 4-7 The interrupt vector address is under program control. These four bits are used by the program to specify the vector address within the range 000 to 360 (octal). These are both READ and WRITE bits. At system power-up or restart, the vector address is set to 60 (octal) by DCOK false. When DCOK becomes true, the vector address may be changed to any address within the above specified range. - 2-3 These two read-only bits are encoded by the interrupt vector generator as follows: | Bit 3 | Bit 2 | Encoded Description | |------------------|------------------|--------------------------------------------------------------------------------------------------------| | | | | | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | RCSR Interrupt Pending XCSR Interrupt Pending DMA Interrupt Pending Not Defined - No interrupt Pending | 0-1 These bits are always zero (0). ## Register 4 -- Receiver Control Status Register (RCSR) BIT DESCRIPTION #### 8-15 NOT USED - RECEIVER DONE (REC DONE). This bit is set when a serial byte is received. It is cleared when RBUF is read, Bus DCOK is false, or assertion of Local INIT. This bit is used to signal that RUBF is ready to read. - RECEIVER DONE INTERRUPT ENABLE (DONE INTR ENBL). This bit is set when a 'one' is written to it. It is cleared by writing a 'zero' to it, or asserting Bus INIT or Local INIT. When this bit is set, REC DONE will generate an interrupt. - 1-5 NOT USED - NOT CLEAR TO SEND (NCTS). This bit is set when a 'one' is written to it or a valid start bit is detected. It is cleared by writing a 'zero' or asserting Bus INIT or Local INIT or by reading the RBUF. This bit is transmitted on the interface bus to indicate that it is OK to send data. ## Register 5 -- Receiver Data Buffer (RBUF) # BIT DESCRIPTION - READ BUFFER ERROR (ERR). This is the logical 'OR' bits 14, 13, and 12. Bit 15 will be set if any of those bits are set. - OVERRUN ERROR (ORE) This is set if a second byte of data arrives before a previously received byte is read. It is cleared when another byte is properly received after the RBUF is read or when Bus DCOK is false or Local INIT is asserted. This bit signals that the previous unread byte was overwritten. - FRAMING ERROR (FE) This bit is set when a valid stop bit is not received after receiving a start bit. It is cleared when another byte is properly received, when Bus DCOK is false, or when Local INIT is asserted. This bit is used to signal when the transmitter has sent a BREAK. - PARITY ERROR (PE) This bit is set when a data byte is received with incorrect parity. It is cleared when a new data byte is received correctly. Bus DCOK is false or Local INIT is asserted. The UART may be strapped to ignore this bit (no parity). - 8-11 NOT USED - O-7 RECEIVED DATA BYTE #### I/O Board—8501 DMU Preliminary Service ## Register 6 -- Transmit Control Status Register (XCSR) BIT DESCRIPTION #### 8-15 NOT USED - 7 TRANSMIT BUFFER READY (XMIT RDY) This bit is set when RFD is true, the transmit latch is empty, and at least half of the previous byte is clocked out. It is cleared if any of the above conditions are not true, or if the GO bit is set and the HI strap is in the B position. This bit is used to signal when the XBUF can be loaded with a new byte of data. - TRANSMIT READY INTERRUPT ENABLE (XMIT INTR ENBL) This bit is set by writing a 'one' to its location. It is cleared by writing a 'zero' to its location, or asserting Bus INIT or Local INIT. This bit is used to enable the XMIT RDY interrupt. - 1-5 NOT USED - BREAK This bit asserts the serial data line. It is set by writing a 'one' to its location, and cleared by writing a 'zero' to its location, or asserting Bus INIT or Local INIT. This bit is used to transmit a framing error (FE) to the serial interface receiver. ## Register 7 -- Transmit Buffer (XBUF) Write-Only Register BIT DESCRIPTION 8-15 NOT USED 0-7 SERIAL OUTPUT DATA BYTE (Transmitter Data Byte) #### Section 11 ## COMMUNICATIONS ADAPTER BOARD #### INTRODUCTION The Communications Adapter board (Comm Adapter) is a small circuit board mounted directly to the rear panel of the 8501 DMU (see Fig. 11-1). This unit serves as an interface and serial bus adapter for peripheral devices such as the TEKTRONIX 8301 Microcomputer Development Unit (MDU), line printers, terminals, etc. Altogether the Comm Adapter board has three bus sockets mounted to it (appearing through a rear panel plate) which form the HSI, PRINTER, and AUXILIARY ports. #### SERIAL PORTS The PRINTER and AUXILIARY ports are routed to the Utility board. They perform driver and receiver functions for RS-232-C communications only. The HSI port, which in addition to driver and receiver functions has a baud rate generator mounted integrally on the Comm Adapter board, is selectable for RS-232-C, RS-422 or RS-423 interface functions. The HSI port is routed to the I/O board. The maximum internally generated baud rate for the two RS-232-C ports is 9600 baud. The maximum internally generated baud rate for the HSI port is 153.6K baud. The data rate of any of the ports may alternatively be controlled by external clocking up to a maximum rate of 20K baud (320 kHz). All interface socket connections conform to standard EIA conventions. The connector pin configurations are detailed in Tables 11-1 and 11-2, and graphically illustrated in the functional block diagram of Fig. 11-2. Note that when the HSI port is strapped for RS-232-C operation, only the positive (+) side of the balanced signals depicted in Table 11-2 are used. ## Comm Adapter—8501 DMU Preliminary Service Table 11-1 AUXILIARY and PRINTER Port Connector Configuration | Pin Number | Description | |------------|-------------------------------| | 1 | Protective Ground | | 2 | Receive Data | | 3 | Transmit Data | | 4 | RTS | | 5 | CTS | | 6 | DSR<br>(Always on) | | 7 | Signal Ground | | 8 | Carrier Detect<br>(Always On) | | 15, 17 | External Clock | | 20 | DTR | Table 11-2 HSI Port Connector Configuration | Pin Number | • | |-----------------------|--------------------------| | ======== <br> 1<br> | Shield | | 7 | Signal Ground | | 2 | + Received Data | | 11 | - Received Data | | 3 | + Transmit Data | | 12 | - Transmit Data | | 20 | + DTR | | 13 | - DTR | | 5 | + CTS | | 25 | - CTS | | 6 | + DSR<br>(Always On) | | 18 | - DSR<br>(Always On) | | 8 | + CAR DET<br>(Always On) | | 9 | - CAR DET<br>(Always On) | | 15 | External Clock | | 17 | External Clock | Fig. 11-1. Communications Adapter board. Fig. 11-2. Communications Adapter board block diagram. #### Comm Adapter—8501 DMU Preliminary Service #### REMOTE POWER CONTROL The Comm Adapater board has two BNC connectors mounted adjacent to the rear panel I/O connectors. The BNC 1 (J154) connector is designed to receive a remote (DC) power control signal. The BNC 2 (J153) connector is designed to transmit a (DC) power control signal. The latter signal is an automatic product of DC power assertion in the 8501. Table 11-3 lists the signal conditions for these two remote power control connectors. Table 11-3 Power Control Signal | BNC | Signal | Condition | |---------------------|----------------------------|------------------------------| | J154<br>REMOTE IN | Open | 8501 Power OFF | | | Pulled down to < 0.5 volts | 8501 Power ON | | J153<br> REMOTE OUT | High Impendance | 8501 Power OFF<br>Indication | | | TTL Low<br>(sinks 16 mA) | 8501 Power ON<br>Indication | ## Section 12 ## FLEXIBLE DISC CONTROLLER #### INTRODUCTION The Flexible Disc Controller board controls the two flexible disc drives within the 8501. The controller formats, reads, and writes in IBM compatible single or double density format and on either signal or double sided diskettes. #### FUNCTIONAL CHARACTERISTICS The Flexible Disc Controller uses a Z80A processor, 1K byte of RAM and 4K bytes of ROM to control the flexible disc drives. Information is stored on the disc using write precompensation for track 43 or greater. Data stored on track 42 and below is not write precompensated. Figure 12-1 is a block diagram of the Flexible Disc Controller board. #### INTERFACE REGISTERS Eight registers control the operation of the Flexible Disc Controller. The locations of these registers are under program control, and may be anywhere in page zero of the system memory. Figure 12-2 illustrates the registers, and each is discussed in the following order: - 1. Control Buffer Pointer Register (CBPR) - 2. Flexible Disc Command Register (FDCR) - 3. Word Count Register (FDWCR) - 4. Disc Addresss Register (FDDAR) - 5. DMA Address Register (FDDMAR) - 6. Flexible Disc Error Register (FDER) - 7. Flexible Disc Status Register (FDSR) - 8. Flexible Disc Diagnostic Register (FDDR) - 9. Flexible Disc Chain Address Register (FDCHR) Fig. 12-1. Flexible Disc Controller block diagram. Fig 12-2. Flexible Disc Controller Command and Status Registers. Flexible Disc Controller—8501 DMU Preliminary Service #### Flexible Disc Controller—8501 DMU Preliminary Service #### Control Buffer Pointer Register -- CBPR The content of the CBPR is used as a system memory pointer. The CBPR is located in bank 7 of system memory (LSI-11/2 I/O space), at address 177160. This pointer, set by the LSI-11/2, points to the starting address in system memory of the eight contiguous words representing the eight control registers. The Z80A processor is interrupted each time the LSI-11/2 processor writes to the CBPR. When the LSI-11/2 writes to the CBPR, the Z80A will begin executing the command contained in the Flexible Disc Command Register (FDCR). When the operation is completed, the disc controller will update the Error Register (FDER), the Diagnostic Register (FDDR), and the Status Register (FDSR). In addition, completion will set the 'Done' bit in the FDCR, and, if interrupts are enabled, will issue an interrupt to the LSI-11/2, with a vector address of 230. If the LSI-11/2 interrupt is disabled the LSI-11/2 may poll the DONE bit to know when the command has terminated. ## Flexible Disc Command Register (address = CBPR) The Flexible Disc Command register is used by the LSI-11/2 to specify the commands to be executed by the disc controller. ## BIT DESCRIPTION - DONE. This bit is set by the Z80A processor upon completion or termination of the current command. This bit is ignored by the Disc Controller when the command is issued, and is set to a '1' by the Disc Controller only on command completion. In order to give a valid 'Done' indication, it must be cleared (set to zero) by the LSI-11/2 processor before the command is issued. - Interrupt Enable. This bit is set to enable the Disc Controller to interrupt the LSI-11/2 upon completion of the current command. The interrupt vector is at 230. If the 'Chain' bit is set (bit 6 = 1), an interrupt will not occur unless a hard error occurs and FDCHR bit 0 is a zero. - Update Registers. When this bit is set the Flex Controller will update the FDWCR, FDDAR, and FDDMAR at the end of command execution as follows: READ/WRITE/WRITE CONTROL FIELD/VERIFY: When the command terminates normally, FDWCR will be set to zero, FDDAR will point to the record following the one last operated on, and the FDDMAR will point to the word in LSI-11/2 memory following the one last read or written. If the command terminates abnormally, the FDDAR will point to the record in which the error occurred, and the FDWCR and FDDMAR will be backed up to the start of the record. FORMAT: If verify on Write/Format (FDCR bit 7) is 'zero', FDWCR is returned with 'zero'. If verify on Write/Format is a 'one', FDWCR is returned with the number of tracks with hard errors. In addition, FDDMAR will be unchanged, and FDDAR will be set to contain the number of the track following the last one formatted. STATUS: The status command ignores the update register bit and always returns the registers as follows: The FDWCR is set to the version number of the firmware. Convert to decimal and divide by 100 to get the version number. The FDDMAR is set to zero, and the FDDAR is set to the capacity of the disc in the drive (capacity = the number of 256-byte records). If the drive is not is not ready or the disc is not formatted, the FDDAR is set to zero. INITIALIZE: Sets all three registers to zero. DIAGNOSTICS: Command dependent. If the update registers bit is not set, the FDWCR, FDDAR, and FDDMAR will not be modified except by the status command. - Abort On Disc Change. This bit is set by the LSI-11/2 to enable aborting a command if the drive door of the selected drive has been opened since the last time the drive was selected. If this occurs, and the selected drive is ready, the current command will be aborted and the "Disc Changed Error" bit will be set. - Drive Select. These bits are set by the LSI-11/2 to specify the desired drive for the controller operation. The bits are encoded as follows: | Bits | 11 | 10 | Selected Drive | |------|----|----|----------------| | | - | | | | | 0 | 0 | Drive O | | | 0 | 1 | Drive 1 | | | 1 | 0 | Drive 2 | | | 1 | 1 | Drive 3 | 9-8 Extended Addressing. These two bits are set by the LSI-11/2 to specify the memory page (block) for DMA data transfers between memory and the controller. These bits, in conjunction with the FDDMAR, form a complete 18-bit effective address. The encoded description is as follows: | Bits | 9 | 8 | Page (B | lock) | | | | |------|---|---|---------|---------|------|---|------| | | | | | | | | | | | 0 | 0 | Page 0, | Address | 0 OK | _ | 32K | | | 0 | 1 | Page 1, | Address | 32K | _ | 64K | | | 1 | 0 | Page 2, | Address | 64K | _ | 96K | | | 1 | 1 | Page 3, | Address | 96K | _ | 128K | Verify On Write/Format. This bit is ignored by all commands except Write, Write Control Field, and Format. This bit is set by the LSI-11/2 to request a verify operation for write and format commands. The written record is verified by checking for CRC errors on a subsequent read. If verification of a written record fails, the record is to be rewritten and reverified up to a total of 8 times. if all retries fail, a write command is aborted. A format command is not aborted if all retries fail, but the FDER register is updated to reflect the error condition. And, if the UPDATE Registers bit is set, the FDWCR register will contain a #### Flexible Disc Controller—8501 DMU Preliminary Service count indicating the number of tracks with hard CRC errors found during the verify operation. - CHAIN. If this bit is set at the end of command processing, the contents of the FDCHR will be taken as a pointer to a new command buffer (replacing the CBPR) and the command will be executed. The CBPR, readable by the LSI-11/2 processor, is not changed. An interrupt is not issued if the CHAIN bit is set, but the command buffer registers are updated normally. If a hard error is encountered during a chained command sequence and bit zero of the FDCHR is a '0', the sequence is aborted (i.e. the chain bit in the command with the hard error is ignored). If the LSB of the FDCHR is a '1' a hard error will not abort a chained sequence. If a circular chain is executed, the only way to terminate command processing (other than with a 'Reset') is to issue another command (which will produce a 'command while Busy' error). - 5-0 Commands: These bits are set by the LSI-11/2 to indicate to the disc controller the command to be executed. The following are valid commands. | BITS | OCTAL | | |-------------|-------|---------------------------------| | 5 4 3 2 1 0 | Value | Command | | | | esso was take the side was take | | 1.00001 | 41 | Read/Seek | | 100011 | 43 | Write | | 100101 | 45 | Verify | | 100111 | 47 | Format, Double Density | | 101001 | 51 | Format, Single Density | | 101011 | 53 | Status | | 101101 | 55 | Slow Status | | 101111 | 57 | Initialize | | 1 1 0 0 0 1 | 61 | Write Control Field | | 1 1 0 0 1 1 | 63 | Diagnostic | Read/Seek: The data from the disc, as specified by FDWCR register and FDDAR register, is transferred to the memory. The memory page is specified by FDCR bits 8 and 9. The memory address is specified by FDDMAR. If the word count is zero (WCR - 0), a SEEK operation is performed. This advances the heads to the proper track, but does not transfer data, or verify proper head position. The following errors can occur during a Read/Seek operation, listed in the order of their possible occurrence. When a hard data field CRC error occurs, the bad record has already been read into memory. - 1. Command while busy - 2. Disc Changed - 3. Drive not ready - 4. Disc not formatted - 5. Disc overflow - 6. DMA overflow ## NOTE If any of the above errors occur, the command is aborted before seeking the proper track or transferring any data. - 7. Controller time-out\*\* - 8. Seek error\* - 9. Sector not found\* - 10. ID field CRC error\* - 11. Data field CRC error\* - 12. DMA time-out - \* If any of these conditions occur, the Flexible Disc Controller will re-attempt the operation, with the number of retries listed in the FDER description. - \*\* A retry will occur if reading an ID field, but not if reading a data field. Write: The memory data specified by FDDMAR and FDWCR is transferred to the location on the disc specified by FDDAR. If the word count is zero (WCR=0), a SEEK operation is performed. If the FDWCR specifies a partial record write, the remainder of the record is filled with zeros. The following errors can occur during a write operation. They are listed here in the order of their possible occurrence. - 1. Command while busy - 2. Disc changed - 3. Drive not ready - 4. Disc not formatted - 5. Disc overflow #### Flexible Disc Controller—8501 DMU Preliminary Service - 6. DMA overflow - 7. Write protected ## NOTE If any of the above errors occur, the command is aborted before seeking the proper track or transferring any data. - 8. Controller time-out\*\* - 9. Seek error\* - 10. Sector not found\* - 11. ID field CRC error\* - 12. Data field CRC error (will occur only if FDCR bit 7 is set)\* - 13. DMA time-out - \* If any of these conditions occur, the Flexible Disc Controller will re-attempt the operation, with the number of retries listed in the FDER description. - \*\* A retry will occur if reading an ID field, but not if reading a Data field. $\overline{\text{Verify:}}$ . This command verifies that the specified portion of the disc is $\overline{\text{formatted}}$ correctly. The action performed is the same as for a READ command except that the data read is not transferred to memory. The data read will include all CRC error checking and reporting. If the FDWCR contains a minus one (WCR = 177777), the remainder of the disc will be verified, beginning with the record specified in the FDDAR. If the word count is zero (WCR=0), a SEEK operation is performed. The following errors can occur during a verify operation. They are listed here in the order of their possible occurrence. - 1. Command while busy - 2. Disc changed - 3. Drive not ready - 4. Disc not formatted - 5. Disc overflow ### NOTE If any of the above errors occur, the command is aborted before seeking the proper track or verifying any data. - 6. Controller time-out\*\* - 7. Seek error\* - 8. Sector not found\* - 9. ID field CRC error\* - 10. Data field CRC error\* - \* If any of these conditions occur, the Flex Controller will re-attempt the operation, with the number of retries listed in the FDER description. - \*\* A retry will occur if reading an ID field, but not if reading a data field. Format Single Density: This command is issued by the LSI-11/2 when the specified tracks on the selected drive are to be formatted in IBM compatible 128 byte/sector single density format. The data written into each sector is a sequence of eight bytes repeated through the sector. These bytes are: Track, 0, Side, 0, Sector, 0, Density, 0. Density is always 0 for single density. FDWCR contains the number of tracks to be formatted starting at the track specified in the FDDAR. If the contents of the FDWCR, when treated as a 16-bit unsigned integer, are greater than or equal to the remaining number of tracks, the remainder of the disc starting at the track specified in the FDDAR is formatted. If FDWCR=0, a SEEK track is performed, with the additional action of making the controller think that the disc is formatted in single density, even if it is not formatted or is double density. For a description of error handling and retries, refer to the description of FDCR bit 7 (Verify on Write/Format). FDDAR contains the number of the starting track. A single-sided disc has 77 tracks (0-76), and a double sided disc has 154 tracks (0-153). The following is a list of possible errors. #### Flexible Disc Controller—8501 DMU Preliminary Service - 1. Command while busy - 2. Disc changed - 3. Write-protected disc - 4. Drive not ready - 5. Disc overflow (starting track number not valid) ### NOTE If errors 1 through 5 occur, the command is aborted before seeking the starting track. The following errors will occur only if verify after Write/Format is set in the FDCR. In the event of their occurrence, the disc controller will reformat and reverify the track until the verify is successful or eight attempts have been made. - 1. Controller time-out - 2. ID field CRC error - 3. Data Field CRC error Format Double Density. This command is issued by the LSI-11/2 when the specified tracks on the selected drive are to be formatted in IBM compatible 256 byte/sector double density format. Track 0, side 0 is formatted in IBM compatible 128 byte/sector single density (FM) format. The data written into each sector is a sequence of eight bytes repeated through the sector. The bytes are: Track - 0, Side - 0, Sector - 0, Density - 0. Density is 0 on track 0, Side 0, (single density) and '1' elsewhere (i.e. remaining tracks are double density). FDWCR contains the number of tracks to be formatted, starting at the track specified in the FDDAR. If the contents of the FDWCR, when treated as a 16-bit unsigned integer, are greater than or equal to the remaining number of tracks, the remainder of the disc, starting at the track specified in the FDDAR is formatted. If FDWCR=0, a SEEK operation is performed, with the additional action of making the controller think that the disc is formatted in double density, even if it is not formatted or is single density. For a description of error handling and retries, refer to the description of FDCR bit 7 (Verify on Write/Format). FDDAR contains the number of the starting track. A single-sided disc has 77 tracks (0-76) and a double-sided disc has 154 tracks (0-153). The possible errors are the same as specified for Single Density. Status. The status command returns the disc capacity in the FDDAR. Disc capacities are: - o Single density, single sided: 1001 records - o Double density, single sided: 1989 records - o Single density, double sided: 2002 records - o Double density, double sided: 3991 records If the disc is not formatted, or one on the following errors occur, the FDDAR will return all zeros. The firmware version number is returned in the FDWCR. To get the version number, convert to decimal and divide by 100. The possible errors are: - 1. Command while busy - 2. Disc changed - 3. Drive not ready - 4. Disc not formatted (based on first four tracks searched only, see "Slow Status" for full search). - 5. Controller time-out - 6. ID field CRC error Slow Status. The slow status command causes the Controller to update all status registers by accessing every track until it finds one that is formatted which it will use to determine the disc density. If the disc is unformatted, it will be reported that way. The only difference between 'Status' and 'Slow Status', is the number of tracks examined to determine disc density. <u>Initialize</u>. The heads of the drive selected by FDCR are moved to track <u>0</u>, and the Disc Controller's internal track counter is reset. The "Track 00" signal from the drive is used to detect track 0, and no ID fields are read. Initialize may be used to determine if a specific drive (0, 1, 2 and 3) is present in the system. If a 'self-test' error occurs, the drive is not present. Possible errors are: - 1. Command while busy - 2. Disc changed #### Flexible Disc Controller—8501 DMU Preliminary Service Write Control Field. This operation is identical to the WRITE operation with the exception that a 'control field address mark' precedes the data field instead of a standard data address mark. This command is included because IBM format defines this type of data field. Diagnostics. This indicates to the Z80A that a diagnostic command is contained in the WCR. Diagnostic commands are: - Diagnostic Read, Outside seek\* - 2. Diagnostic Read, Inside seek\* - 3. Diagnostic Write, Outside seek\* - Diagnostic Write, Inside seek\* - 5. Load Z80A RAM - 6. Execute Z80A RAM \* 'Inside' vs 'Outside' seeks refers to the direction from which the desired track is approached. The register format of commands 1-4 is: Diagnostic command FDCR: FDWCR: Diagnostic command number FDDAR: Bits 7-0: Track Bits 8: Side Density (0 = Single,Bits 9: 1 = double). Bits 10: Write Pre-comp enable Bits 11: Write current switch enable Two bytes of data for the 'Diagnostic FDDMAR: Write' command (to write). The 'Diagnostic Read' command seeks the track, and begins reading data (which it does constantly). Nothing is done with the data read from the disc. The 'Diagnostic Write' command seeks the track and begins writing data (which is does constantly). The data written is from the FDDMÄR, and the bytes are written alternately. 'Load Z80A RAM' loads from the LSI-11/2 (system) memory into the Z80A memory, starting at 2080 (hex) in the Z80A RAM. The maximum number of bytes which may be downloaded is 360 hex, (1540 octal, 864 decimal). No register update occurs. The register usage is: Byte count (Do not use zero, - valid FDDAR: registers in RAM will be lost). FDDMAR: Starting LSI-11/2 memory address. 'Execute Z80A RAM' takes the starting address from the FDDMAR. The routine is called with a 'Call' instruction, and upon exit, the command buffer registers are updated as usual. If 'Updated Registers' (FDCR, bit-13) is set, this will cause an update to FDWCR, FDDAR, and FDDMAR. #### Flexible Disc Word Counter (FDWCR) (address = CBPR + 2) The Flexible Disc Word Count Register (FDWCR) is used to specify the number (Range = 0 to 32,768) of 16-bit words to be transferred during a DMA operation. A maximum of 32K words may be transferred from the same memory page during a DMA operation. Separate DMA data transfer commands must be used to transfer data from different memory pages. If 'Update Register' (FDCR bit 13) is set, a successful Read, Write, Verify, Format or Write Control Field operation will leave the FDWCR set to zero. Refer to the FDCR bit-13 description for further details. BITS DESCRIPTION 15-0 DMA word count. #### Flexible Disc Address Register (FDAR) (address = CBPR + 4) The Disc Address register is used by the LSI-11/2 processor to specify the record number of a selected drive to be used in a read, write, or verify operation, or the track number for a FORMAT operation. The valid number range for this register is from 0 to one less than the capacity of the disc. Disc Capacity is as follows: - 1. Single Sided, Single Density = 1001 records - 2. Single Sided, Double Density = 1989 records - 3. Double Sided, Single Density = 2002 records - 4. Double Sided; Double Density = 3991 records #### NOTE A record contains 128 words (256 8-bit bytes) BITS DESCRIPTION 15-0 Record number. #### Flexible Disc DMA Address Register (FDDMAR) (address = CBPR + 6) The DMA Address register is used by the LSI-11/2 processor to specify the system memory starting address for a DMA data transfer. ### BITS DESCRIPTION 15-0 These bits are used to specify the system memory starting address during a DMA operation. Bit 0 should be zero. #### Flexible Disc Error Register (FDER) (address = CBPR + 8) The Flexible Disc Error register is used by the LSI-11/2 to determine the response of the Controller and drives to commands issued by the LSI-11/2, and to ascertain drive status information. The FDER is updated by the Disc Controller at the completion of each command. Error processing will not abort execution of the command until a point is reached beyond which processing cannot proceed. e.g., disc capacity overflow and DMA address overflow may both be reported if both conditions are present. ### BITS DESCRIPTION - HARD ERROR. This bit is a cumulative error condition indicator. It is set by the Flexible Disc Controller when any of the following error conditions exist: - 1. Write protected disc. - 2. Disc capacity overflow. - 3. Invalid command. - 4. DMA address overflow. - 5. DMA timeout. - 6. Controller timeout.\* - 7. Disc not formatted. - 8. Command while busy. - 9. CRC error ID field.\* - 10. CRC error data field.\* - 11. Seek error.\* - 12. Self-test error. - 13. Disc changed error. - 14. Drive not ready. - 15. Sector not found.\* - \* If a retry corrects this error, bit 15 is not set, and the error is a soft error (rather than a hard error). - Sector Not Found. This bit is set when the proper track and side are found and verified by an ID field, but the desired sector is not found. The Controller will reattempt twice to find the sector. Each (one) attempt consists of reading 26 ID fields. - Write Protected Disc Error. This bit is set by the Flexible Disc Controller if the selected disc drive is write protected and the command was "WRITE" or "FORMAT" or "WRITE CONTROL FIELD". - Disc capacity overflow. This bit is set by the Disc Controller when it is determined that the requested operation would cause the accessing of tracks outside the range of a disc of a specified drive (i.e. disc overflow). The current command will be aborted before any data is transferred. - Invalid Command. This bit is set by the Disc Controller when an invalid command is received from the LSI-11/2. Refer to bits 5-0 of FDCR for a list of the valid commands. - DMA address overflow. This bit is set by the Disc Controller when it is determined that execution of a DMA transfer would cause the memory address to increment location 177776 to 0 (i.e. 32K word memory page wrap-around). The current command will be aborted before any data is transferred. - DMA timeout. This bit is set by the Flexible Disc Controller when the memory fails to respond to a DMA request from the Disc Controller within 16 microseconds from the time the controller receives bus mastership. This will probably be caused by an attempt to reference non-existent memory. - Controller Timeout. This bit is set by the Controller when a disc write or read operation is not begun within the required time (0.33 sec. maximum timeout). The Controller will cause the head to step in or out one track, then step back one track. If looking for an ID field the operation is reattempted once. If in a data field no reattempts are made. - Read, Write, and Verify will report a Controller timeout if no data is detected (0.33 mSec max.) or the drive goes "not ready" during a read or write operation. FORMAT will report a Controller timeout only if the drive goes "not ready" while writing to the disc. - Disc Not Formatted. This bit is set by the Disc Controller if the selected disc drive is suspected to contain an unformatted disc when a command is issued. - 6 Command While Busy. This bit is set by the Disc Controller when the LSI-11/2 writes a value into the CBP register before the previous command has been executed by the Controller. The error is set in both the old and new command buffers. Both commands are aborted. Irrelevant data may be placed in the FDWCR, FDDAR, and FDDMAR by update Registers. Other registers should be unaffected (i.e. they should remain correct). - Seek Error. This bit is set when the Disc Controller track counter does not correspond to the track number written into the ID field of the track being read. The Disc Controller will do an INITIALIZE (seek track 0), then reseek the desired track. Two reattempts will be made. - 4 CRC Error ID Field. This bit is set by the Disc Controller when a CRC error is detected in the process of reading a sector ID (CRC value is in the last two bytes of the ID field). The disc Controller will step in or out one track then step back and retry the read, up to a total of eight tries. - 3 CRC Error Data Field. This bit is set by the Disc Controller when a CRC error is detected in the process of reading a sector of data. The CRC value is in two bytes immediately following the data field. #### NOTE At the time this error is detected, and if the command is a 'Read', a record of "bad" data has already been transmitted to the LSI-11/2. The Disc Controller will step in or out one track, then step back and retry the read, up to a total of eight tries. (If the command is FORMAT with VERIFY, or WRITE with VERIFY, no attempts will be made to re-read the sector, but rather the data will be rewritten/formatted before a re-read is attempted). - Self-Test error. This bit is set by the Disc Controller if a hardware error occurs which is detectable by the Controller. Two errors are currently defined which will set this bit: One is when the Track 00 signal is never received from the drive after 76 steps outward. This condition may occur any time the controller attempts to step to track 0 in any command. The other error is when an interrupt is received by the Z80A and no bits are set in the interrupt status register. - Disc Changed Error. This bit is set by the Disc Controller to indicate that the disc drive door of the selected drive was opened since the last time it was accessed, if the "Abort On Disc Change" bit was set in the command register. - O Drive Not Ready. This bit is set by the Disc Controller when any of the following conditions are present. - 1. Disc not driven at required speed. - 2. Drive door not closed. - 3. No disc in the selected drive. - 4. Drive not in system (two standard drives, two optional drives). #### Flexible Disc Status Register (FDSR) (address = CBPR + 10) The Flexible Disc Status register contains disc status information (This information is supplementary to that reported in the FDER). The FDSR is updated by the Disc Controller at the completion of each command. Bits 15-5 are copied from status registers DSR and ISR. ### BITS DESCRIPTION - 15 Track 00. A status bit from the selected disc drive which is set to '1' when the Read/Write heads are positioned at track 0. It is used by the Z80A in any seek of Track 0 to detect track 0. - Ready. A status bit from the selected disc drive which is set to '1' when the selected disc is reporting 'Ready'. Used by the Z80A when checking for the "Drive Not Ready" error. - Index. A status bit from the selected disc drive which is set when the index hole is being sensed. The Z80A uses this bit when formatting a disc and to detect a controller timeout. - Disc Change. A status bit from the selected disc drive which is set when the drive is reporting that the disc has been changed since the last access. This bit is used by the Z80A to detect a Disc Changed Error. - Two Sided. A status bit from the selected drive. This bit is used by the Z80A to determine the sides/disc. A logic '1' (set) = two sided disc and a logic '0' (cleared) = single sided disc. - Write Protect. A status bit from the selected disc drive. This bit is used by the Z80A to detect a Write Protected disc. - 9 Multiple Interrupt (Command While Busy) Used by the Z80A to detect a command while busy error, set by the hardware. - 8 CRC Error. A status bit from the Disc Controller hardware. This signal is used by the Z80A to detect a CRC error in the ID field or the data field. - 7 DMA Timeout. A status bit from the Disc Controller hardware. This signal is used by the Z80A to detect a DMA Timeout error. - No Data Detected. A status bit from the Disc Controller hardware. The Z80A uses this signal to detect a Controller Timeout Error. - Drive Not Ready For Read/Write. A status bit from the Disc Controller hardware which goes true if the drive goes not ready while the disc is being read or written. This signal is used by the Z80A to detect a Controller Timeout Error. - 4 Control Field. Set by a read or verify command if a control address mark (written by a WRITE CONTROL FIELD command) is encountered anywhere during the read. - Active Disc (Drive Active) Set when the density of the disc in the selected drive is known. This bit and bit 1 (Unformatted Disc) are never both set. - Present Density. Always the same as bit 0 (double density disc) except for a double density disc on track 0, side 0, and which time single density is reported. - Unformatted Disc. This bit is set by the Disc Controller when a Read, Write, Verify, or Status operation is requested and readable data cannot be detected. - Double Density Disc. This bit is set by the Disc Controller to indicate the data encoding scheme used on the disc in the selected drive. This bit is a zero for single density (FM), and a '1' for double density (MFM). #### Flexible Disc Diagnostic Register (FDDR) (address = CBPR + 12) The Flexible Disc Diagnostic register is always updated at the completion of command processing, and is provided for board level testing. This register is not used in normal Controller operation. It contains flexible disc diagnostic information (control information for drives) consisting of two controller/drive registers. # BITS DESCRIPTION - 15 Diagnostic Pulse (returned zero). - 14 EA17, Extended Addressing - 13 EA16, Extended Addressing - Write precompensation enabled (set for Write, Write Control Field or Format is a Track 43 or greater). - DMA Write (always 'one' except for a Write or Write Control Field for which none of the first seven errors listed under the FDCR Write Command have occurred. - 10 Diagnostic Bit (returned zero) - 9 Double Density (should be the same as FDSR bit-2). - Write current switch (set for Write, Write Control Field, or Format if on track 43 or greater). - 7 DS3, Drive Select - 6 DS2, Drive Select - 5 DS1, Drive Select - 4 DSO, Drive Select - 3 Side Select - 2 Head Load - 1 Direction Select - O Step (returned zero). For further details on FDDR bits 8-0, refer to "Outputs to the Drive" following the FDCHR description. #### Flexible Disc Chain Register (FDCHR) (address = CBPR + 14) This register is used only if the CHAIN bit in the FDCR is set. When the CHAIN bit in the FDCR is set, the FDCHR register will contain the address of the Command Buffer to be executed next. If bit 0 of the FDCHR is zero, and the CHAIN bit is set, the chaining to the next command will not occur if a hard error has occurred. If bit 0 of the FDCHR is a one, chaining will occur independent of error status. Bit 0 is ignored and assumed to be zero for address of the next command buffer. DISC DRIVE INTERFACE SIGNAL DEFINITIONS The following text describes the disc drive control lines used by the Flexible Disc Controller. For more information on the drive, see the DataTrak 8 Flexible Disc Drive Service Manual. #### NOTE In the following definitions all drive input and output lines are 'Low True' on the controller/drive interface. #### Outputs To The Drive The first nine signals are returned in FDDR bits 8-0. DRIVE SELECT 0-3. Four separate output lines are provided to select one of four drives in the system (two are standard). Additionally, the drive select signal will turn on the activity LED indicator in the door push button. $\overline{\text{SIDE SELECT}}$ . This interface line is used to define which side of a two sided disc is used for reading or writing. A logical zero selects side 0, a logical one selects side 1. DIRECTION SELECT. This interface line defines the direction of motion the R/W heads will take when the step line is asserted. A logical one defines the direction as "in" and the R/W head will move toward the center of the disc (high numbered track). A logical zero defines the direction as "out" and the R/W head will move away from the center of the disc. STEP. A pulse on this interface line causes the R/W heads to move one track in the direction of motion defined by the "Direction Select" line. $\overline{\text{Of all}}$ drives. The head load signal also locks the drive door. The head load line is held true for 3 seconds after the last disc operation. WRITE CURRENT SWITCH. This interface line is used to switch in 'Low Write Current' for track 43 and above. WRITE DATA. This interface line supplies a 250 nSec wide pulse whenever a data or clock bit is intended to be written on the disc. $\overline{\text{WRITE GATE}}$ . This interface line informs the drive unit that a 'Write operation' is in progress. This signal is ANDed with WRITE PROTECT to supply the write current. #### Inputs From The Drive $\overline{\text{TRACK 00}}$ . This interface signal is used to indicate when the drive's R/W head is positioned at track zero (the outermost track). A logical one indicates that the head is positioned at track zero. $\overline{\text{INDEX}}$ . This interface signal is provided by the drive once each revolution of the disc (Approx. 166.7 mS) to indicate the beginning of the track (sector 1). Normally, this signal is in an unasserted state and makes the transition to the one state for a period of 1.8 mS once each revolution. $\overline{\text{READ}}$ . This interface signal indicates that two index holes have been sensed and the drive spindle motor is at the correct speed after properly inserting a disc and closing the door. WRITE PROTECT. This interface signal is provided by the drive to give the controller an indication when a write protected disc is installed. A logical one indicates that the disc is write protected. The drive will inhibit writing to a protected disc. DISC CHANGE. This interface signal will indicate that a previously selected drive has gone from a "Ready" state to a "Not Ready" state while it was not selected. $\overline{\text{TWO SIDED}}$ . This interface signal indicates whether a "two sided" or a "single sided" disc is installed. A logical one indicates that a "two sided" disc is installed. READ DATA. This interface signal carries the incoming data stream from the diskette when WRITE GATE is inactive and the heads are loaded. > #### Section 13 #### POWER SUPPLY #### INTRODUCTION The material in this section consists of: - o A list of power supply characteristics - o A troubleshooting guide for the Power Supply - o Bring-up procedure to return a repaired power supply to service. #### POWER SUPPLY CHARACTERISTICS | Characteristic | Description | | | | |--------------------|---------------------------------------------------------|---------------------------------|--|--| | Line voltage range | The nominal voltages and their corresponding range are: | | | | | | NOMINAL | RANGE | | | | | 115 V<br>230 V | 90 - 127 VRMS<br>180 - 250 VRMS | | | | Line Frequency | 50 Hz <u>+</u> 1% or | 60 Hz <u>+</u> 1% | | | | Power Consumption | 360 Watts Max | | | | #### Outputs: | Voltage<br>Tolerance | Ripple,<br>P-P**(a) | Max.<br>Current | Min.<br>Current(b) | 0/V<br>Protection(c) | |-----------------------------------------------------------|-----------------------------------------------|-----------------|--------------------|----------------------| | data even com com casa even even even even even even even | NEWS SAME STATE STATE STATE STATE STATE STATE | | | | | +24 Vdc + 5% | 100 mV | 2 A* | 0.1 A | Yes | | +12 Vdc + 3% | 120 mV | 4 A* | 0.1 A | Yes | | -12 Vdc + 5% | 120 mV | 540 mA | 65 mA | No | | +5 Vdc + 5% | 50 mV | 20 A | 6 A | Yes | | +15 Vdc + 10% | 100 mV | 20 mA | O mA | Yes | <sup>\*</sup> Output fused. <sup>\*\*</sup> Ripple and noise bandwidth to 1 MHz, measured at point of load. <sup>(</sup>a) Worst case for line and load. <sup>(</sup>b) For proper circuit operation. <sup>(</sup>c) Supply shutdown type. All outputs have overload and short circuit protection. #### Power Supply—8501 DMU Preliminary Service Line Protection (Located on Rear Panel) Low Line Range 6 amps High Line Range 3 amps Cooling The DMU has one AC powered fan. This fan cools the power supply and other plug-in boards. DC Power ON/OFF Options \*Front panel DC power switch enabled \*Remote power enabled \*Front panel OR remote power \*Front panel AND remote power #### TROUBLESHOOTING GUIDE This sub-section is divided into two main parts as follows: - 1. Major Failures - 2. Minor Failures - Finding what's wrong when the supply won't turn on. - b. Troubleshooting the Secondary Regulators. A block diagram of the 8501 power supply is shown in Fig. 13-1. Fig. 13-1. 8501 power supply block diagram.. The following equipment is required to perform the tasks described in this section: | Equipment | | | | | | | | |--------------------|-----|--|--|--|--|--|--| | | | | | | | | | | Needle Nose Pliers | (2) | | | | | | | | Screwdriver | | | | | | | | | Diode Meter | | | | | | | | | Oscilloscope | | | | | | | | #### Recommended Type Sturdy, with plastic grips Phillips Type, medium size Fluke Model 8030A or equivalent TEKTRONIX 400 Series (465 recommended) or equivalent. #### Power Supply—8501 DMU Preliminary Service #### Part 1 -- Major Failures This type of failure will usually be accompanied by a burning odor and/or noise from the vicinity of the Power Supply circuit boards. The following inspection and repair procedure is patterned to follow the most likely causes of failure. #### WARNING Even with the Power Supply turned OFF, latent energy in the large capacitors of the Power Supply can cause severe burns and/or shock. Use insulated tools and probes at all times and heed the supplementary cautions contained in the text. - 1. Make sure the instrument is disconnected from the power line. - 2. Remove all eight screws holding the rear inspection panel in place. Note that the screw in the lower left hand corner is slightly longer than the others. - 3. You may also want access to the top of the supply. For this, remove the top two rear corner stops, slide off the top panel, and remove the four screws holding the top shield. The shield may then be lifted off. - 4. The inverter board is the lowest of the three boards visible in the rear opening. Remove it by inserting a sturdy pair of needle-nose pliers with plastic grips around the board under the small transformer to the left and pulling out firmly. Do not touch the metal on the pliers high voltage may be present on the inverter board when it is plugged in. Once the board is removed, allow about five minutes for the capacitors on the board to discharge to safe voltages before handling the board. If desired a 220 ohm resistor can be used (with caution) to short the capacitor to ground. - 5. Refer to the power supply schematics at the rear of this manual. On the Inverter board schematic, locate the main inverter circuitry. This is the circuitry clustered around Q2015 and Q3015. - 6. Locate Q2015 and Q3015 on the board. They have black channel heat sinks attached. - 7. Check the base-collector and base-emitter forward voltage drops of both transistors in circuit using the diode meter (see Fig. 13-2 for connections). In a good circuit, the base-collector voltage will be about 500 mV; and the base-emitter voltage will be about 130 mV (due to the 130 ohm resistor in a parallel DC path). After failure, however, both voltages will probably be about zero, indicating shorts. Fig. 13-2. Transistor Pinouts. 8. If either transistor shows a base-to-collector short, replace both the transistor and the heat sink. It is best to replace the heat sink since it usually gets damaged in the process of removing the transistor. To insert a transistor in a heat sink, place the heat sink on-end on a flat surface with the interior notch facing up. Apply thermally conductive grease to the mating surfaces. the metal tab of the transistor into the notch as far as it will easily go. Now grasp the two channels of the heat sink with two pairs of needle nose pliers and bend them gently outward while forcing the transistor leads up against some overhanging The plastic case of the transistor should seat neatly projection. in the interior notch, with the hole in the transistor's metal tab surrounding the dimple in the heat sink below the notch. Be careful not to bend the channels outward too vigorously, since they may spring and lose their ability to hold the transistor in place. #### Power Supply—8501 DMU Preliminary Service After the appropriate transistors and heat sinks have been replaced, turn to the bring-up procedure. - 9. If either Q2015 or Q3015 show a base-to-emitter short while in the circuit, remove it and check the associated CR2024/3012 with the diode meter. Be sure to check the diode in the forward, rather than the Zener direction. Either the Q2015/3015 base-emitter junction or the CR2024/3012 will be shorted. Also check the associated Q2033/3021 for base-emitter or base-collector shorts (see Fig. 13-2). This transistor has failed in about 20% of catastrophic inverter failures. - 10. The capacitor and the other diodes associated with the faulty Q2015/3015 should also be checked for shorts. - 11. After any defective components found in the previous procedure have been replaced, refer to the schematic of the Regulator board. Find diodes CR1043 and CR2041, connected to external lines BD1 and BD3 (pins R and S, respectively). Check the forward voltage drops of these diodes with the diode meter. They should be around 500 mV. Replace any diode which has a drop less than 400 mV, since some failures have caused one or both of these diodes to develop a low resistance parallel path. #### Part 2 -- Minor Failures The two most common minor (non-catastrophic) failures are failure of a secondary regulator to produce the correct output voltage and failure of the supply to do anything but chirp faintly every second or so when it should be on. #### The Supply Won't Turn On. - 1. Read and follow the first page of the Bring-Up Procedure, but exchange the Secondary and Regulator boards in their respective positions (slots). - 2. Make sure the 8501 is turned OFF at the rear panel before plugging it into the power line. - 3. Connect the external trigger input of the oscilloscope to the Shutdown testpoint (TP4062). The scope's timebase should be set to 10 ms/div initially. The triggering should be set to NORMal triggering, DC mode, EXTernal source, positive level, and negative slope. - 4. Turn the 8501 ON at the rear panel and at the switch labeled "DC" on the front panel. The supply should chirp faintly as it was doing before, and a single trace should be displayed on the scope with every chirp. - 5. Set the scope's vertical sensitivity to 0.5 v/cm. Connect the vertical input of the scope to +5 V sense (TP4041) through a x10 probe. The two traces shown in Fig. 13-3 indicate the range of expected waveforms. Trace #1 illustrates the "normal" chirp waveform. If the waveform is like #2, slowing the sweep speed should reveal the fall of the voltage eventually. If at any time the voltage exceeds 5.3 V, the supply is probably being shut down by the overvoltage protection circuitry attached to the +5V output. The most likely cause is that the reference voltage has been set too high. Check this voltage by connecting a voltmeter between Vref (TP4078) and GND sense (TP4079). It should be 5.00 V, but any value between 4.75 V and 5.25 V is acceptable. Fig. 13-3. Chirp Waveforms. #### Power Supply—8501 DMU Preliminary Service - 6. If the problem has not been found, connect the scope probe to +12 V sense (TP4012), +24 V (TP4031) and +15 V (TP4082) in turn. If the peak voltage on any of these lines is greater that 105% of the named voltage, the supply is probably being shut down because of it. Overvoltage on the +12 V or +24 V lines may be due to a faulty secondary regulator if the reference is set correctly (refer to Troubleshooting the Secondary Regulators). - 7. If overvoltage does not seem to be the problem, there may be a short or overload on one of the supply outputs. Change the scope's vertical sensitivity to 50 mV/cm. Connect the scope probe to the ungrounded ends of the -12 V overcurrent sense resistor (R3026, 0.51 ohm), the +12 V overcurrent sense resistor (R3072, 0.1 ohm), the +24 V overcurrent sense resistor (R2033, 0.2 ohm) in turn. All of these resistors are on the Secondary board. If the peak voltage across a resistor has a magnitude greater than .5 V, there is an overload on the corresponding output line. If not, there is probably an overload on the 5 V output line. The voltage across the +5 V overcurrent sense resistor (R2072, 0.005 ohms) may be measured with a differential amplifier, with the probe ground clips connected to ground, but since the signal level is so low -- 125 mV or so for an overcurrent condition -- it is likely to be lost in noise. Troubleshooting the Secondary Regulators. The -12 V output is determined by a 3-terminal monolithic regulator; U1042 on the Secondary board. Any failure of regulation which is confined to this output is probably due to a failure of this component. The +12 V and +24 V outputs are determined by similar switching regulators which are slaved to the +5 V regulator. They both have a switching transistor in the line running from ground to the center tap of the appropriate winding on the power transformer. This transistor in each regulator is driven by a comparator through a complementary emitter follower. The comparator generates a switching signal through comparison of Vref with the actual output voltage. Table 13-1 gives the circuit numbers for the relevant components in each regulator. Table 13-1 Regulator Component Identification | | | Seco | ndary Board | Regulator Board | |----------------|-------------------------|-------|--------------------|-----------------| | <br> Regulator | Switching<br>Transistor | | Transistors<br>PNP | NE531 | | +12V | Q3072 | Q3080 | Q3078 | U4037 | | +24V | Q2032 | Q2044 | Q2042 | U4013 | The two most common symptoms of failure in these circuits are overvoltage on the output (which would cause the supply to shut down), and insufficient voltage (usually less than half the proper value, even with light loads). Output overvoltage is usually due to a collector-emitter short in the switching transistor. This short effectively removes the regulator from the circuit. - 1. Check the base-collector and base-emitter forward voltage drops of the appropriate switching transistor, which should be about 500 mV. - 2. Check for a collector-emitter short. These measurements are easiest when made with the diode meter. - 3. If the switching transistor is good, check the two driver transistors in the same way. - 4. If the driver transistors are good, check the comparator while the circuit is running. A failure of this component usually shows up as an output that is incompatible with the inputs (for example, the positive input is above the negative input, but the output is low) or an input that is more than a few hundred millivolts above Vref. The same procedure should be followed if there is insufficient voltage on the output. However, the most common causes of this problem are an open PNP driver transistor or an comparator that has failed (refer to Fig. 13-3). BRING-UP PROCEDURE #### Preconditions The following preconditions are assumed: - o The rear, and if desired, the top power supply inspection panels have been removed. - o The circuits associated with both Q2015/3015 transistors on the Inverter board have been investigated for failures (per procedures outlined under "Major Failures"), and all discovered failed components have been replaced. - The rear panel power switch is off, and the input capacitors (the large cans below the inverter board), have discharged to safe voltages. This occurs in the first five minutes following an AC power-down. - o The 8501's line voltage selector switch is set to the value of the supply and the power option. This value is shown in the text as: 115/230 VAC. It will be assumed that the rear panel #### Power Supply—8501 DMU Preliminary Service voltage selection, the supply and the power option agree at all times. After checking all pre-conditions, refer to Fig. 13-4 and prepare the test set-up. For convenience, the following instrumentation (over and above that required for catastrophic failure procedures) is required: #### Equipment Isolation Transformer Variac Voltmeter External Power Supply Fig. 13-4. Test equipment set-up. After installing the test equipment check that all instrument fuses are good. This applies in particular to the Variac and the 8501 DMU. ### WARNING Even with the Power Supply turned OFF latent energy in the large capacitors of the Power Supply can cause severe burns and/or shock. Use insulated tools and probes at all times and heed the supplementary cautions contained in the text. #### Procedure - 1. Remove the Inverter board from its slot and plug the Inverter Extender board into the same slot. Then plug the Inverter into the Extender. - 2. Make sure the external supply is OFF. Connect leads from the external supply through a 3-pin harmonica connector to the three square pins on the Secondary board (J3099). The connections should be to +Voltage, Ground, and -Voltage from left to right viewed from the rear of the instrument. The supply should be set between +17V and +40V. +20V is a nominal value. - 3. Make sure there is a good Utility board and front panel in the system if the supply is being brought up in the instrument. The supply will not turn on if there is no Utility board in the leftmost card slot, viewed from the rear of the instrument. - 4. With the rear panel power switch and the Variac power switch OFF, connect the 8501 power cord to the Variac and the Variac power cord to the line. Turn ON the external supply. Measure the voltage from the +15V test point (TP4082) to ground (TP4062) and from the -15V test point (TP4061) to ground (TP4063) on the Regulator board. If the measured voltages are not within 5% of the test point's assigned voltages, the standby regulators must be fixed before further testing is done. This circuitry is on the Secondary board. Make sure that the external supplies are not operating in a current-limited mode. The external supply current limits shoulw be greater than 250 mA each. - 5. Measure the voltage from Vref (TP4078) to groundsense (TP4079). Adjust the trimmer pot on the Regulator board (R4076) until Vref is +5.00 V. - 6. Remove the undervoltage shutdown jumper (J4081) from the Regulator board. - 7. Connect the external trigger input of the scope to the Trigger test point (TP4081) on the Regulator board. The scope's timebase should be set to 20 us/cm. Be sure that the external trigger is selected. - 8. Connect the vertical input of the scope through a X10 probe to the base of either Q2015/3015 transistors on the Inverter board. Connect the ground clip of the probe to the emitter of the selected transistor. Set the vertical sensitivity to .2 V/cm. - 9. Push the front panel switch labeled "DC" so that the side nearest the green lamp (labeled "ON") is depressed. The scope should display the waveform shown in Fig. 13-5, or one shifted from this by 180 degree. Fig. 13-5. Q2015/3015 base-emitter voltage waveform in Test Mode. Don't operate the supply in this mode (that is, with the front panel switch on but green light off), for more than a few minutes at a time to prevent overheating Q2015/3015 on the Inverter board, especially if the variac is turned up. , If the waveform is correct, go to item 10. If the voltage does not drop from 0.7V to -2V, and instead remains near ground or 0.7V until the -6.5V pulse, either one of the diodes around Q2015/3015 has failed, or the 220 uf capacitor has failed, or the associated Q2033/3021 has failed and was not replaced. Also check whether any of these components have been inserted backwards during repairs. If the voltage remains near zero at all times or the waveform is otherwise distorted, the problem is probably on the Regulator board. Typical failures in order of frequency are: - o One or both of the CR1043, CR2041 diodes. - o One or both 151-0699-00's, usually as a collector emitter short (Q2044, Q2054). - o The Q20442 transistor. - o The U2068 I.C. - o The Q3064 transistor. - o The U3044 I.C. - o Either Q2053 or Q2052 whose bases are connected to the output of U3044. - 10. Check the base-emitter voltage waveform on the other Q2015/3015. It should be identical in shape to that of the first transistor but shifted 180 degrees in phase. If the waveform does not meet this description, check for failures as outlined under item 9. - 11. Both Q2015/3015 transistors should now exhibit correct base-emitter voltages. On the Inverter board connect the vertical input probe to PHOT (one convenient place is the collector of the Q2015/3015 nearest the edge connector) and its ground clip to PCAPS (at the junction of C2011/2035 which are the two large adjacent plastic film capacitors). Change the vertical sensitivity to 5 V/cm. - 12. Make sure there is an adequate load on the 5V supply in the instrument. The two flexible disc drives and the Utility board, together with either the I/O or Flexible Disc Controller board, should be enough. - 13. Turn the Variac output voltage control to zero. Switch ON the Variac and the 8501 from the rear panel. - 14. Slowly rotate the Variac control until the output of the Variac is 20 or 30 Vrms. The waveform shown in Fig. 13-6 should now appear on the scope. Fig. 13-6. Inverter Waveform - PHOT/PCAPS 1. The waveform amplitude should also rise freely with the rise of Variac output voltage. If the waveform is correct, go to item 15. If the waveform is a square wave, the power transformer on the secondary board is not connected to the circuitry on the inverter board. If the waveform amplitude does not increase with Variac voltage, but stays near zero instead, and the Variac's wattmeter indicates a steady increase in power with rising output voltage, turn down the Variac immediately. There is probably a short across a secondary of the power transformer. This has been caused in the past by an internally shorted CR3032 diode (pair) packaged or a CR3032 whose case has shorted to its mounting bracket, which is ground. (CR3032 is the TO-3 case under the black plastic cover on the Secondary board.) If the voltage stays at zero, but the wattmeter indicates no increase in power, the line circuit to the 8501 is probably not complete. Check the Variac fuse the 8501's line fuse, and the thermal fuse on the Interconnect board (F6055). 15. Continue turning up the Variac voltage towards about 60 Vrms. The square portion of the waveform should become peaked just before it falls. If this is so, go to item 16. If it rounds off instead of becoming peaked, one or both of the C2011/2035 capacitors have failed. Remove the probe from PHOT (Caution! High Voltage!) and, keeping the ground clip on PCAPS, attach the probe to the free end of either C2011/2035 capacitors. With the Variac set for 30-50 Vrms the voltage across the capacitor should be rounded everywhere, with a possible cusp or peak at one or two places. If the waveform has any extended flat spots (larger than 50 us) the capacitor has failed and should be replaced. Repeat the test with the other capacitor. After finishing this step, replace the probe on PHOT. 16. Turn the Variac voltage quickly up to 90-100 Vrms. The supply may shut down for about a second, but when it comes on, the waveform on the scope should be stable and higher in frequency than the previous ones. (See Fig. 13-7). Fig. 13-7. Inverter Waveform - PHOT/PCAPS 2. , If the waveform is correct, go to item 17. If it is not, turn down the Variac immediately. Instability or failure to rise in frequency will usually be accompanied by an audible hissing from the supply. Instability has been caused by parasitic oscillation in the U3044 comparator on the Regulator board. Failure to rise in frequency may be due to a failed U4062 operational amplifier on the Regulator board, or it may indicate that the 8501's line voltage selector switch is set to 230V. In any case, if the selector switch is set correctly, the fault is probably in the main regulation circuitry on the Regulator board. If the supply fails to turn on, but continues chirping faintly every second or so, there is probably a short or overvoltage condition on one of the supply outputs. See "The Supply Won't Come Up". - 17. Measure the voltage from +5V sense (TP4041) to GND sense TP4079). It should be 5.00V ± 5%. Leaving one lead of the voltmeter on GND sense, measure the voltage at +24V (TP4031), +12V sense (TP4012), and -12V (TP4011). All of the test points are on the Regulator board. The measured voltages should be between 22.8V and 25.2V, between 11.64V and 12.36V, and between -11.4 and -12.6V, respectively. If an incorrect voltage is found, see "Secondary Regulators" under "Non-catastrophic Failures". - 18. Replace the Undervoltage shutdown jumper (J4081) on the Regulator board. Replace the voltmeter leads on +5V sense and GND sense test points. Turn the Variac voltage up to 132 Vrms and down to 90 Vrms. The waveform between PHOT and PCAPS should stay stable, and neither positive or negative peak should go over 200V. The voltmeter reading should remain within five percent of 5.00V. - 19. Turn OFF the external power supply. The 8501 supply should stay on without change. Turn the Variac voltage below 90 Vrms until the supply shuts off. It should shut off around 80 to 85 Vrms. Turn the Variac voltage back up until the supply turns back on. This should occur below 90 Vrms, and the supply should turn on clearly, with only one chirp and no sputtering. - 20. Check the overcurrent shutdown circuitry. Connect a 2 ohm resistor from the -12V test point (TP4011) to ground (TP4032). The supply should shut down immediately and chirp faintly every second or so until the resistor is removed. If it does not shut down, don't do any more overcurrent shutdown testing until this circuitry is fixed. If it does shut down, connect the resistor from +12V sense (TP4012) to ground. Then, connect the resistor from +24V (TP4031) to ground. In both cases, the supply should shut down and chirp until the resistor is removed. Finally, connect a 0.1 ohm resistor from the +5V power bus to ground near the edge connector on the Regulator board. The supply should shut down as in the other cases. - 21. The fan and flexible disk drive motors should have been running at least since step 16. If they don't run, one of the U2070/3070 optocouplers on the Inverter board is probably defective. At this time, the AC RMS voltage from pin 6 to pin 4 of these optocouplers should be a few volts at most. If one of the voltages is near line voltage, the corresponding U2070/3070 is defective. If both voltages are half of line voltage, either both optocouplers are defective, or more likely, there is something wrong on the secondary side of the optocouplers. Once the motors are running, flip the front panel switch labeled "DC" back and forth a few times. The supply should turn off and on as a result. WARNING Even with the Power Supply turned OFF latent energy in the large capacitors of the Power Supply can cause severe burns and/or shock. Use insulated tools and probes at all times and heed the supplementary cautions contained in the text. 22. Turn OFF the 8501 from the rear panel. Unplug the 8501 and wait five minutes for the input capacitors to discharge to safe voltages (see Preconditions under first part of Bring-up Procedures). Then remove all probes from the supply boards. Remove the Inverter board and its extender and put the Inverter board into its edge connector. Be certain that the Secondary and Regulator boards are in the correct slots. Replace the top shield over the supply with its four screws. Replace the rear inspection panel with its eight screws. Replace any outside covers and feet that were removed from the instrument. The supply should now be perfect. # REPLACEABLE ELECTRICAL PARTS #### PARTS ORDERING INFORMATION Replacement parts are available from or through your local Tektronix, Inc. Field Office or representative. Changes to Tektronix instruments are sometimes made to accommodate improved components as they become available, and to give you the benefit of the latest circuit improvements developed in our engineering department. It is therefore important, when ordering parts, to include the following information in your order: Part number, instrument type or number, serial number, and modification number if applicable. If a part you have ordered has been replaced with a new or improved part, your local Tektronix, Inc. Field Office or representative will contact you concerning any change in part number. Change information, if any, is located at the rear of this manual. #### LIST OF ASSEMBLIES A list of assemblies can be found at the beginning of the Electrical Parts List. The assemblies are listed in numerical order. When the complete component number of a part is known, this list will identify the assembly in which the part is located. # CROSS INDEX-MFR. CODE NUMBER TO MANUFACTURER The Mfr. Code Number to Manufacturer index for the Electrical Parts List is located immediately after this page. The Cross Index provides codes, names and addresses of manufacturers of components listed in the Electrical Parts List. #### **ABBREVIATIONS** Abbreviations conform to American National Standard Y1.1. #### COMPONENT NUMBER (column one of the Electrical Parts List) A numbering method has been used to identify assemblies, subassemblies and parts. Examples of this numbering method and typical expansions are illustrated by the following: Read: Resistor 1234 of Assembly 23 Read: Resistor 1234 of Subassembly 2 of Assembly 23 Only the circuit number will appear on the diagrams and circuit board illustrations. Each diagram and circuit board illustration is clearly marked with the assembly number. Assembly numbers are also marked on the mechanical exploded views located in the Mechanical Parts List. The component number is obtained by adding the assembly number prefix to the circuit number. The Electrical Parts List is divided and arranged by assemblies in numerical sequence (e.g., assembly A1 with its subassemblies and parts, precedes assembly A2 with its subassemblies and parts). Chassis-mounted parts have no assembly number prefix and are located at the end of the Electrical Parts List. # TEKTRONIX PART NO. (column two of the Electrical Parts List) Indicates part number to be used when ordering replacement part from Tektronix. # SERIAL/MODEL NO. (columns three and four of the Electrical Parts List) Column three (3) indicates the serial number at which the part was first used. Column four (4) indicates the serial number at which the part was removed. No serial number entered indicates part is good for all serial numbers. #### NAME & DESCRIPTION (column five of the Electrical Parts List) In the Parts List, an Item Name is separated from the description by a colon (:). Because of space limitations, an Item Name may sometimes appear as incomplete. For further Item Name identification, the U.S. Federal Cataloging Handbook H6-1 can be utilized where possible. # MFR. CODE (column six of the Electrical Parts List) Indicates the code number of the actual manufacturer of the part. (Code to name and address cross reference can be found immediately after this page.) #### MFR. PART NUMBER (column seven of the Electrical Parts List) Indicates actual manufacturers part number. #### Replaceable Electrical Parts—8501 DMU Preliminary Service ### CROSS INDEX—MFR. CODE NUMBER TO MANUFACTURER | Mfr. Code | Manufacturer | Address | City, State, Zip | |-----------|----------------------------------------------------------|----------------------------------|----------------------------| | 000FJ | MARCOM SWITCHES INC. | 67 ALBANY STREET | CAZENDIA, N.Y. 13035 | | 00853 | SANGAMO ELECTRIC CO., S. CAROLINA DIV. | P O BOX 128 | PICKENS, SC 29671 | | 01121 | ALLEN-BRADLEY COMPANY | 1201 2ND STREET SOUTH | MILWAUKEE, WI 53204 | | 01295 | TEXAS INSTRUMENTS, INC., SEMICONDUCTOR | P O BOX 5012, 13500 N CENTRAL | | | | GROUP | EXPRESSWAY | DALLAS, TX 75222 | | 02111 | SPECTROL ELECTRONICS CORPORATION | 17070 EAST GALE AVENUE | CITY OF INDUSTRY, CA 91745 | | 03508 | GENERAL ELECTRIC COMPANY, SEMI-CONDUCTOR | | | | | PRODUCTS DEPARTMENT | ELECTRONICS PARK | SYRACUSE, NY 13201 | | 04222 | AVX CERAMICS, DIVISION OF AVX CORP. | P O BOX 867, 19TH AVE. SOUTH | MYRTLE BEACH, SC 29577 | | 04713 | MOTOROLA, INC., SEMICONDUCTOR PROD. DIV. | 5005 E MCDOWELL RD, PO BOX 20923 | PHOENIX, AZ 85036 | | 07263 | FAIRCHILD SEMICONDUCTOR, A DIV. OF | | | | | FAIRCHILD CAMERA AND INSTRUMENT CORP. | 464 ELLIS STREET | MOUNTAIN VIEW, CA 94042 | | 09353 | C AND K COMPONENTS, INC. | 103 MORSE STREET | WATERTOWN, MA 02172 | | 12969 | UNITRODE CORPORATION | 580 PLEASANT STREET | WATERTOWN, MA 02172 | | 14193 | CAL-R, INC. | 1601 OLYMPIC BLVD. | SANTA MONICA, CA 90404 | | 14433 | ITT SEMICONDUCTORS | 3301 ELECTRONICS WAY | | | | | P O BOX 3049 | WEST PALM BEACH, FL 33402 | | 14552 | MICRO SEMICONDUCTOR CORP. | 2830 F FAIRVIEW ST. | SANTA ANA, CA 92704 | | 14752 | ELECTRO CUBE INC. | 1710 S. DEL MAR AVE. | SAN GABRIEL, CA 91776 | | 15454 | RODAN INDUSTRIES, INC. | 2905 BLUE STAR ST. | ANAHEIM, CA 92806 | | 18324 | SIGNETICS CORP. | 811 E. ARQUES | SUNNYVALE, CA 94086 | | 27012 | MICRO DEVICES, CORPORATION | 1881 SOUTHLAND BLVD. | DAYTON, OHIO 45439 | | 27014 | NATIONAL SEMICONDUCTOR CORP. | 2900 SEMICONDUCTOR DR. | SANTA CLARA, CA 95051 | | 32159 | WEST-CAP ARIZONA | 2201 E. ELVIRA ROAD | TUCSON, AZ 85706 | | 34335 | ADVANCED MICRO DEVICES | 901 THOMPSON PL. | SUNNYVALE, CA 94086 | | 50434 | HEWLETT-PACKARD COMPANY MONSANTO CO., ELECTRONIC SPECIAL | 640 PAGE MILL ROAD | PALO ALTO, CA 94304 | | 50522 | PRODUCTS | 3400 HILLVIEW AVENUE | PALO ALTO, CA 94304 | | 54473 | MATSUSHITA ELECTRIC, CORP. OF AMERICA | 1 PANASONIC WAY | SECAUCUS, NJ 07094 | | 55210 | GETTIG ENG. AND MFG. COMPANY | PO BOX 85, OFF ROUTE 45 | SPRING MILLS, PA 16875 | | 55680 | NICHICON/AMERICA/CORP. | 6435 N PROESEL AVENUE | CHICAGO, IL 60645 | | 56289 | SPRAGUE ELECTRIC CO. | 0435 N I ROBBEL NVENCE | NORTH ADAMS, MA 01247 | | 71400 | BUSSMAN MFG., DIVISION OF MCGRAW- | | Holli libinio, ini 01247 | | 71100 | EDISON CO. | 2536 W. UNIVERSITY ST. | ST. LOUIS, MO 63107 | | 72619 | DIALIGHT, DIV. AMPEREX ELECTRONIC | 203 HARRISON PLACE | BROOKLYN, NY 11237 | | 72982 | ERIE TECHNOLOGICAL PRODUCTS, INC. | 644 W. 12TH ST. | ERIE, PA 16512 | | 73138 | BECKMAN INSTRUMENTS, INC., HELIPOT DIV. | 2500 HARBOR BLVD. | FULLERTON, CA 92634 | | 75042 | TRW ELECTRONIC COMPONENTS, IRC FIXED | | , | | | RESISTORS, PHILADELPHIA DIVISION | 401 N. BROAD ST. | PHILADELPHIA, PA 19108 | | 75378 | CTS KNIGHTS, INC. | 400 REIMANN AVE. | SANDWICH, IL 60548 | | 75915 | LITTELFUSE, INC. | 800 E. NORTHWEST HWY | DES PLAINES, IL 60016 | | 80009 | TEKTRONIX, INC. | P O BOX 500 | BEAVERTON, OR 97077 | | 82877 | ROTRON, INC. | 7-9 HASBROUCK LANE | WOODSTOCK, NY 12498 | | 87034 | ILLUMINATED PRODUCTS INC., A SUB OF | | | | | OAK INDUSTRIES, INC. | 2620 SUSAN ST, PO BOX 11930 | SANTA ANA, CA 92711 | | 90201 | MALLORY CAPACITOR CO., DIV. OF | 3029 E. WASHINGTON STREET | | | | P. R. MALLORY AND CO., INC. | P. O. BOX 372 | INDIANAPOLIS, IN 46206 | | 91637 | DALE ELECTRONICS, INC. | P. O. BOX 609 | COLUMBUS, NE 68601 | | | | | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |----------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | A10<br>A15<br>A20<br>A22<br>A22<br>A24 | 670-6226-00<br>670-6237-00<br>670-6233-00<br>670-6236-00<br>670-6236-01<br>670-6235-00 | B010100 B010199<br>B010200 | CKT BOARD ASSY:SD BACK PLANE CKT BOARD ASSY:SD PS CAPACITOR CKT BOARD ASSY:SD PS INTERCONNECT CKT BOARD ASSY:SD PS REGULATOR CKT BOARD ASSY:SD PS REGULATOR CKT BOARD ASSY:SD PS SECONDARY | 80009<br>80009<br>80009<br>80009<br>80009 | 670-6226-00<br>670-6237-00<br>670-6233-00<br>670-6236-00<br>670-6236-01<br>670-6235-00 | | A26<br>A26<br>A30<br>A40<br>A50<br>A60 | 670-6234-00<br>670-6234-01<br>670-6232-00<br>119-1155-00<br>670-6228-00<br>670-6227-00 | B010100 B010199<br>B010200 | CKT BOARD ASSY:SD PS INVERTER CKT BOARD ASSY:SD PS INVERTER CKT BOARD ASSY:SD PS FRONT PANEL CKT BOARD ASSY:LSI 11/2 CKT BOARD ASSY:SD FLEX CONTROLLER CKT BOARD ASSY:SD 32K MEMORY | 80009<br>80009<br>80009<br>80009<br>80009 | 670-6234-00<br>670-6234-01<br>670-6232-00<br>119-1155-00<br>670-6228-00<br>670-6227-00 | | A70<br>A80<br>A90 | 670-6229-00<br>670-6231-00<br>670-6230-00 | · | CKT BOARD ASSY:SD I/O CKT BOARD ASSY:SD UTILITY CKT BOARD ASSY:SD COMM ADAPTER | 80009<br>80009<br>80009 | 670-6229-00<br>670-6231-00<br>670-6230-00 | | A15<br>A15C1010<br>A15C1020<br>A15R1011<br>A15R1012 | 290-0885-00<br>290-0885-00<br>303-0623-00<br>303-0623-00 | | CKT BOARD ASSY:SD PS CAPACITOR CAP.,FXD,ELCTLT:1600UF,+50-10%,200V CAP.,FXD,ELCTLT:1600UF,+50-10%,200V RES.,FXD,CMPSN:62K OHM,5%,1W RES.,FXD,CMPSN:62K OHM,5%,1W | | GB6235<br>GB6235 | | A20<br>A20CR4065<br>A20CR4066<br>A20E6025<br>A20E6035<br>A20F6055 | 152-0574-00<br>152-0574-00<br>119-0181-00<br>119-0181-00<br>159-0125-00 | | CKT BOARD ASSY:SD PS INTERCONNECT SEMICOND DEVICE:SILICON,120V,0.15A SEMICOND DEVICE:SILICON,120V,0.15A ARSR,ELEC SURGE:230V,GAS FILLED ARSR,ELEC SURGE:230V,GAS FILLED FUSE,THERMAL:150 DEG C OPEN30A MAX,AX LDS | 80009<br>80009<br>80009<br>80009<br>27012 | | | A20Q4024<br>A20R4035<br>A20R4037<br>A20R4046<br>A20R6015<br>A20R6045 | 151-0190-00<br>315-0102-00<br>315-0103-00<br>315-0203-00<br>307-0353-00<br>307-0353-00 | | TRANSISTOR:SILICON,NPN RES.,FXD,CMPSN:1K OHM,5%,0.25W RES.,FXD,CMPSN:10K OHM,5%,0.25W RES.,FXD,CMPSN:20K OHM,5%,0.25W RES.,FXD,FILM:5 OHM,10%,DISC RES.,FXD,FILM:5 OHM,10%,DISC | | CB1025<br>CB1035 | | A20VR4036<br>A20W1065 | 152-0195-00<br>131-0566-00 | | SEMICOND DEVICE: ZENER, 0.4W, 5.1V, 5% BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | SZ11755<br>L-2007-1 | | A22<br>A22C1033<br>A22C1040<br>A22C1071<br>A22C2034<br>A22C2036 | 281-0775-00<br>290-0307-00<br>281-0770-00<br>290-0747-00<br>281-0775-00 | | CKT BOARD ASSY:SD PS REGULATOR CAP.,FXD,CER DI:0.1UF,20%,50V CAP.,FXD,ELCTLT:100UF,+75-10%,40V CAP.,FXD,CER DI:0.001UF,20%,100V CAP.,FXD,ELCTLT:100UF,+50-10%,25V CAP.,FXD,CER DI:0.1UF,20%,50V | 72982<br>56289<br>72982<br>56289<br>72982 | 8005D9AABZ5U104M<br>600D107G040DG4<br>8035D9AADX5R102M<br>500D148<br>8005D9AABZ5U104M | | A22C2091<br>A22C3014<br>A22C3041<br>A22C3043<br>A22C3055<br>A22C3063 | 281-0770-00<br>290-0818-00<br>281-0756-00<br>281-0775-00<br>281-0775-00<br>285-1049-00 | | CAP., FXD, CER DI:0.001UF, 20%, 100V<br>CAP., FXD, ELCTLT:390UF, +100-10%, 40V<br>CAP., FXD, CER DI:2.2PF, 0.5%, 200V<br>CAP., FXD, CER DI:0.1UF, 20%, 50V<br>CAP., FXD, CER DI:0.1UF, 20%, 50V<br>CAP., FXD, PLSTC:0.01UF, 1%, 200V | 72982<br>56289<br>72982<br>72982<br>72982<br>14752 | 8035D9AADX5R102M<br>672D397H040DS5C<br>0314022C0K0229D<br>8005D9AABZ5U104M<br>8005D9AABZ5U104M<br>230B1C103F | | A22C3073<br>A22C3076 | 283-0179-00<br>281-0772-00 | | CAP., FXD, CER DI:0.68UF, 10%, 100V<br>CAP., FXD, CER DI:0.0047UF, 10%, 100V | 72982<br>72982 | 8151N150 C684K<br>8005H9AADW5R472K | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |------------------------|----------------------------|--------------------------------|-------------------------------------------------------------------------|----------------|------------------------------------| | A22C2080 | 202 0164 00 | | CAR EVE CER DI 2 QUE 20% 250 | 70000 | 01/13/0277540005 | | A22C3080<br>A22C3081 | 283-0164-00 | | CAP., FXD, CER DI:2.2UF, 20%, 25V<br>CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982<br>72982 | 8141N037Z5U0225 | | A22C3081<br>A22C3083 | 281-0775-00<br>281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104<br>8005D9AABZ5U104 | | A22C3085 | | | CAP., FXD, CER DI:0.10F, 20%, 50V | 72982 | | | | 281-0775-00 | | CAP., FXD, CER DI:0.10F, 20%, 50V | 72982 | | | A22C3087 | 281-0775-00 | | | 14752 | 8005D9AABZ5U104 | | A22C4010 | 285-1082-00 | | CAP., FXD, PLSTC: 0.47UF, 20%, 200V | 14/32 | 230B1C474 | | A22C4012 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4014 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4020 | 283-0164-00 | | CAP., FXD, CER DI:2.2UF, 20%, 25V | 72982 | 8141N037Z5U0225 | | A22C4021 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4027 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4028 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4032 | 290-0800-00 | | CAP., FXD, ELCTLT: 250UF, +100-10%, 20V | 56289 | 672D257H0200M5C | | A22C4036 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4040 | 283-0203-00 | | CAP., FXD, CER DI:0.47UF, 20%, 50V | 72982 | 8131N075E474M | | A22C4042 | 283-0164-00 | | CAP., FXD, CER DI: 2.2UF, 20%, 25V | 72982 | 8141N037Z5U0225 | | A22C4046 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4047 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4052 | 290-0847-00 | | CAP., FXD, ELCTLT: 47UF, +50-10%, 10 V | 54473 | ECE-B1AV470S | | A22C4055 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4056 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4061 | 283-0067-00 | | CAP., FXD, CER DI:0.001UF, 10%, 200V | 72982 | 835-515B102K | | A22C4063 | 283-0167-00 | | CAP., FXD, CER DI:0.1UF, 10%, 100V | 72982 | 8131N145X5R0104 | | A22C4063 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A22C4071 | 283-0067-00 | | CAP., FXD, CER DI:0.001UF, 10%, 200V | 72982 | 835-515B102K | | A22C4072 | 281-0770-00 | | CAP.,FXD,CER DI:0.001UF,20%,100V | 72982 | 8035D9AADX5R102 | | A22C4075 | 290-0847-00 | | CAP.,FXD,ELCTLT:47UF,+50-10%,10 V | 54473 | ECE-B1AV470S | | A22CR1043 | 152-0242-00 | | SEMICOND DEVICE: SILICON, 225V, 200MA | 07263 | FDH5004 | | A22CR1056 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR1071 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR1072 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR1091 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR2041 | 152-0242-00 | | SEMICOND DEVICE:SILICON, 225V, 200MA | 07263 | FDH5004 | | A22CR2051 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR2052 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR2062 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR2065 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR2084 | 152-0141-02 | | SEMICOND DEVICE:SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR2085 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR2094 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR3052 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | | 1N4152R | | A22CR3053 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | | 1N4152R | | A22CR3057 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A22CR3057<br>A22CR3058 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA SEMICOND DEVICE: SILICON, 30V, 50NA | | 1N4152R<br>1N4152R | | A22CR3075 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | | | A22CR4045 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | | | A22CR4047 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | | | A22CR4053 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | | 1N4152R<br>1N4152R | | A22CR4060 | 152-01/1-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01205 | 1N/.152D | | A22CR4060<br>A22CR4061 | 152-0141-02<br>152-0141-02 | YR010200 | SEMICOND DEVICE: SILICON, 30V, 50NA SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R<br>1N4152R | | A22CR4001<br>A22CR4070 | 152-0141-02 | ADU10200 | SEMICOND DEVICE: SILICON, 30V, 50NA SEMICOND DEVICE: SILICON, 30V, 50NA | | 1N4152R<br>1N4152R | | A22CR4070<br>A22CR4081 | | VR010200 | SEMICOND DEVICE: SILICON, 30V, 50NA SEMICOND DEVICE: SILICON, 30V, 50NA | | | | A22CR4081<br>A22CR4082 | 152-0141-02 | | | 01295 | 1N4152R | | A22CR4082<br>A22CR4083 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295<br>01295 | | | A22UN4U0J | 152-0141-02 | ADUIUZUU | SEMICOND DEVICE: SILICON, 30V, 50NA | 01293 | 1N4152R | | A22F3010 | 159-0015-01 | | FUSE, CARTRIDGE: 3AG, 3A, 250V, FAST-BLOW | 71400 | GJV3 | | A22F3034 | 159-0152-00 | | FUSE, WIRE LEAD: 5A, 125V, FAST BLOW | 75915 | 275-005 | | A22L1011 | 108-0975-00 | | COIL, RF: FIXED, 520UH | 80009 | 108-0975-00 | | | | | | | | #### Replaceable Electrical Parts—8501 DMU Preliminary Service | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |---------------|-----------------------|--------------------------------|----------------------------------------|-------------|-----------------| | A22L2022 | 108-0977-00 | | COIL, RF: FIXED, 105UH | 80009 | 108-0977-00 | | A22L2026 | 108-0556-00 | | COIL, RF: 12UH | 80009 | | | A22L3035 | 108-0556-00 | | COIL, RF: 12UH | 80009 | | | A22Q2042 | 151-0301-00 | | TRANSISTOR: SILICON, PNP | 04713 | | | A22Q2044 | 151-0699-00 | | TRANSISTOR: SILICON, NPN | 12969 | | | A22Q2052 | 151-0302-00 | | TRANSISTOR: SILICON, NPN | 07263 | | | A22Q2053 | 151-0301-00 | | TRANSISTOR: SILICON, PNP | 04713 | 3 2N2907A | | A22Q2054 | 151-0699-00 | | TRANSISTOR: SILICON, NPN | 12969 | | | A22Q2056 | 151-0188-00 | | TRANSISTOR: SILICON, PNP | 04713 | | | A22Q2080 | 151-0190-00 | | TRANSISTOR: SILICON, NPN | 07263 | | | A22Q3051 | 151-1108-00 | | TRANSISTOR: FE, N-CHANNEL, SILICON | 80009 | | | A22Q3064 | 151-0190-00 | | TRANSISTOR: SILICON, NPN | 07263 | | | A22Q3065 | 151-0302-00 | | TRANSISTOR: SILICON, NPN | 07263 | 3 S038487 | | A22Q3066 | 151-0188-00 | | TRANSISTOR: SILICON, PNP | 04713 | | | A22Q3074 | 151-0188-00 | | TRANSISTOR: SILICON, PNP | 04713 | 3 SPS6868K | | A22Q4050 | 151-0190-00 | | TRANSISTOR: SILICON, NPN | 07263 | 3 S032677 | | A22Q4061 | 151-0190-00 | XB010200 | TRANSISTOR: SILICON, NPN | 07263 | 3 S032677 | | A22Q4072 | 151-0188-00 | | TRANSISTOR: SILICON, PNP | 04713 | 3 SPS6868K | | A22R1050 | 315-0103-00 | | RES.,FXD,CMPSN:10K OHM,5%,0.25W | 01121 | СВ1035 | | A22R1077 | 321-0306-00 | | RES., FXD, FILM: 15K OHM, 1%, 0.125W | 91637 | MFF1816G15001F | | A22R2011 | 301-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.50W | 01121 | EB2025 | | A22R2044 | 301-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.50W | 01121 | EB2025 | | A22R2045 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | 01121 | CB2025 | | A22R2046 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | 01121 | CB2025 | | A22R2047 | 315-0134-00 | B010100 B010199 | RES., FXD, CMPSN: 130K OHM, 5%, 0.25W | 01121 | CB1345 | | A22R2O47 | 315-0103-00 | B010200 | RES.,FXD,CMPSN:10K OHM,5%,0.25W | 01121 | CB1035 | | A22R2050 | 315-0153-00 | | RES.,FXD,CMPSN:15K OHM,5%,0.25W | 01121 | CB1535 | | A22R2061 | 315-0153-00 | | RES., FXD, CMPSN: 15K OHM, 5%, 0.25W | 01121 | CB1535 | | A22R2063 | 315-0153-00 | | RES.,FXD,CMPSN:15K OHM,5%,0.25W | 01121 | CB1535 | | A22R2064 | 315-0103-00 | B010100 B010199 | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A22R2064 | 321-0289-00 | B010200 | RES.,FXD,FILM:10K OHM,1%,0.125W | 91637 | MFF1816G10001F | | A22R2066 | 315-0153-00 | | RES., FXD, CMPSN: 15K OHM, 5%, 0.25W | 01121 | | | A22R2069 | 315-0153-00 | | RES., FXD, CMPSN: 15K OHM, 5%, 0.25W | 01121 | | | A22R2070 | 321-0333-00 | | RES.,FXD,FILM:28.7K OHM,1%,0.125W | 91637 | MFF1816G28701F | | A22R2O71 | 315-0153-00 | | RES.,FXD,CMPSN:15K OHM,5%,0.25W | 01121 | | | A22R2073 | 315-0153-00 | | RES., FXD, CMPSN:15K OHM, 5%, 0.25W | 01121 | CB1535 | | A22R2074 | 315-0153-00 | | RES., FXD, CMPSN: 15K OHM, 5%, 0.25W | 01121 | CB1535 | | A22R2076 | 315-0104-00 | | RES., FXD, CMPSN: 100K OHM, 5%, 0.25W | 01121 | | | A22R2083 | 315-0623-00 | | RES., FXD, CMPSN: 62K OHM, 5%, 0.25W | 01121 | | | A22R2092 | 315-0104-00 | | RES., FXD, CMPSN: 100K OHM, 5%, 0.25W | 01121 | | | A22R2094 | 321-0289-00 | | RES., FXD, FILM: 10K OHM, 1%, 0.125W | | MFF1816G10001F | | A22R2095 | 321-0343-00 | | RES., FXD, FILM: 36.5K OHM, 1%, 0.125W | 91637 | MFF1816G36501F | | A22R2096 | 321-0289-00 | | RES., FXD, FILM: 10K OHM, 1%, 0.125W | 91637 | | | A22R2097 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | | | A22R3011 | 301-0332-00 | | RES., FXD, CMPSN: 3.3K OHM, 5%, 0.50W | 01121 | | | A22R3012 | 301-0511-00 | | RES., FXD, CMPSN: 510 OHM, 5%, 0.50W | 01121 | | | A22R3040 | 315-0101-00 | | RES., FXD, CMPSN: 100 OHM, 5%, 0.25W | 01121 | | | A22R3041 | 315-0332-00 | | RES.,FXD,CMPSN:3.3K OHM,5%,0.25W | 01121 | CB3325 | | A22R3042 | 321-0339-00 | | RES., FXD, FILM: 33.2K OHM, 1%, 0.125W | 91637 | | | A22R3045 | 321-0289-00 | | RES., FXD, FILM: 10K OHM, 1%, 0.125W | 91637 | | | A22R3046 | 321-0188-00 | | RES., FXD, FILM: 887 OHM, 1%, 0.125W | 91637 | | | A22R3054 | 315-0821-00 | | RES., FXD, CMPSN: 820 OHM, 5%, 0.25W | 01121 | | | A22R3056 | 315-0821-00 | | RES., FXD, CMPSN: 820 OHM, 5%, 0.25W | 01121 | | | A22R3059 | 315-0514-00 | | RES., FXD, CMPSN: 510K OHM, 5%, 0.25W | 01121 | CB5145 | | A22R3060 | 301-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.50W | 01121 | | | A22R3061 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A22R3062 | 307-0105-00 | | RES., FXD, CMPSN: 3.9 OHM, 5%, 0.25W | 01121 | CB39G5 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |---------------|-----------------------|--------------------------------|----------------------------------------|-------------|-----------------| | A22R3070 | 315-0750-00 | | RES., FXD, CMPSN:75 OHM, 5%, 0.25W | 01121 | CB7505 | | A22R3071 | 315-0333-00 | | RES., FXD, CMPSN: 33K OHM, 5%, 0.25W | | CB3335 | | A22R3077 | 315-0333-00 | | RES., FXD, CMPSN: 33K OHM, 5%, 0.25W | | CB3335 | | A22R3078 | 315-0514-00 | | RES., FXD, CMPSN: 510K OHM, 5%, 0.25W | 01121 | | | A22R3082 | 315-0153-00 | | RES., FXD, CMPSN: 15K OHM, 5%, 0.25W | 01121 | | | A22R3084 | 315-0512-00 | | RES., FXD, CMPSN: 5.1K OHM, 5%, 0.25W | 01121 | CB5125 | | A22R3090 | 315-0224-00 | | RES., FXD, CMPSN: 220K OHM, 5%, 0.25W | 01121 | CB2245 | | A22R3091 | 315-0182-00 | | RES., FXD, CMPSN: 1.8K OHM, 5%, 0.25W | 01121 | CB1825 | | A22R4021 | 321-0328-00 | | RES., FXD, FILM: 25.5K OHM, 1%, 0.125W | 91637 | MFF1816G25501F | | A22R4023 | 315-0364-00 | | RES., FXD, CMPSN: 360K OHM, 5%, 0.25W | 01121 | CB3645 | | A22R4025 | 315-0203-00 | | RES., FXD, CMPSN: 20K OHM, 5%, 0.25W | | CB2035 | | A22R4026 | 315-0105-00 | | RES.,FXD,CMPSN:1M OHM,5%,0.25W | 01121 | CB1055 | | A22R4030 | 315-0203-00 | | RES.,FXD,CMPSN:20K OHM,5%,0.25W | 01121 | CB2035 | | A22R4031 | 315-0105-00 | | RES., FXD, CMPSN: 1M OHM, 5%, 0.25W | 01121 | CB1055 | | A22R4033 | 321-0301-00 | | RES., FXD, FILM: 13.3K OHM, 1%, 0.125W | 91637 | MFF1816G13301F | | A22R4034 | 321-0377-00 | | RES., FXD, FILM: 82.5K OHM, 1%, 0.125W | 91637 | MFF1816G82501F | | A22R4041 | 301-0511-00 | | RES., FXD, CMPSN: 510 OHM, 5%, 0.50W | 01121 | EB5115 | | A22R4043 | 321-0339-00 | | RES., FXD, FILM: 33.2K OHM, 1%, 0.125W | 91637 | MFF1816G33201F | | A22R4044 | 321-0301-00 | | RES., FXD, FILM: 13.3K OHM, 1%, 0.125W | 91637 | MFF1816G13301F | | A22R4048 | 315-0364-00 | | RES., FXD, CMPSN: 360K OHM, 5%, 0.25W | 01121 | CB3645 | | A22R4050 | 315-0100-00 | | RES., FXD, CMPSN:10 OHM, 5%, 0.25W | 01121 | CB1005 | | A22R4051 | 315-0101-00 | | RES., FXD, CMPSN: 100 OHM, 5%, 0.25W | 01121 | | | A22R4052 | 315-0622-00 | | RES., FXD, CMPSN: 6.2K OHM, 5%, 0.25W | 01121 | CB6225 | | A22R4054 | 315-0681-00 | B010100 B010199 | RES., FXD, CMPSN: 680 OHM, 5%, 0.25W | 01121 | СВ6815 | | A22R4054 | 315-0471-00 | B010200 | RES.,FXD,CMPSN:470 OHM,5%,0.25W | | CB4715 | | A22R4055 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | | CB2025 | | A22R4060 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | | CB1035 | | A22R4061 | 315-0183-00 | | RES., FXD, CMPSN: 18K OHM, 5%, 0.25W | | CB1835 | | A22R4062 | 315-0512-00 | | RES., FXD, CMPSN: 5.1K OHM, 5%, 0.25W | | CB5125 | | A22R4063 | 315-0273-00 | | RES., FXD, CMPSN: 27K OHM, 5%, 0.25W | 01121 | CB2735 | | A22R4064 | 315-0623-00 | | RES., FXD, CMPSN: 62K OHM, 5%, 0.25W | | CB6235 | | A22R4065 | 315-0683-00 | | RES., FXD, CMPSN: 68K OHM, 5%, 0.25W | 01121 | CB6835 | | A22R4066 | 315-0153-00 | XB010200 | RES.,FXD,CMPSN:15K OHM,5%,0.25W | 01121 | CB1535 | | A22R4070 | 315-0153-00 | | RES., FXD, CMPSN: 15K OHM, 5%, 0.25W | 01121 | CB1535 | | A22R4071 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | | CB1035 | | A22R4072 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A22R4073 | 315-0273-00 | | RES.,FXD,CMPSN:27K OHM,5%,0.25W | 01121 | | | A22R4074 | 315-0112-00 | | RES., FXD, CMPSN: 1.1K OHM, 5%, 0.25W | 01121 | CB1125 | | A22R4075 | 321-0210-00 | | RES., FXD, FILM: 1.5K OHM, 1%, 0.125W | 91637 | | | A22R4076 | 311-1340-00 | | RES., VAR, NONWIR: 1K OHM, 10%, 0.50W | 02111 | 43P102T621 | | A22R4077 | 321-0279-00 | | RES., FXD, FILM: 7.87K OHM, 1%, 0.125W | | MFF1816G78700F | | A22R4081 | 315-0623-00 | XB010200 | RES., FXD, CMPSN: 62K OHM, 5%, 0.25W | 01121 | СВ6235 | | A22R4082 | 315-0162-00 | wp010000 | RES., FXD, CMPSN: 1.6K OHM, 5%, 0.25W | | CB1625 | | A22R4083 | 315-0272-00 | | RES., FXD, CMPSN: 2.7K OHM, 5%, 0.25W | | CB2725 | | A22R4084 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | | | A22R4085 | 315-0153-00 | XB010200 | RES., FXD, CMPSN:15K OHM, 5%, 0.25W | 01121 | | | A22R4090 | 321-0188-00 | | RES., FXD, FILM: 887 OHM, 1%, 0.125W | 91637 | | | A22R4091 | 321-0246-00 | | RES., FXD, FILM: 3.57K OHM, 1%, 0.125W | 91637 | MFF1816G35700F | | A22TP4011 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4012 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4031 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4041 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | | | A22TP4052 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4061 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4062 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4078 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4079 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | #### Replaceable Electrical Parts—8501 DMU Preliminary Service | Component No. | Tektronix<br>Part No. | Serial/M<br>Eff | odel No.<br>Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |---------------|-----------------------|-----------------|--------------------|----------------------------------------------|-------------|-----------------| | A22TP4081 | 214-0579-02 | | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4082 | 214-0579-02 | | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A22TP4091 | 214-0579-02 | | | TERM, TEST POINT: BRASS | 80009 | | | A22U2068 | 156-0680-02 | | | MICROCIRCUIT, DI: DUAL J-K F-F, W/CLEAR, SEL | 80009 | 156-0680-02 | | A22U3044 | 156-0742-00 | | | MICROCIRCUIT, LI: OPERATIONAL AMPLIFIER | 27014 | LM318N | | A22U3079 | 156-0402-00 | | | MICROCIRCUIT, LI: TIMER | 27014 | SL34829 | | A22U3086 | 156-0411-00 | | | MICROCIRCUIT, LI: QUAD-COMP, SGL SUPPLY | 27014 | LM339N | | A22U4013 | 156-1126-00 | | | MICROCIRCUIT, LI: VOLTAGE COMPARATOR | | | | A22U4037 | 156-1126-00 | | | MICROCIRCUIT, LI: VOLTAGE COMPARATOR | | | | A22U4062 | 156-0158-00 | | | MICROCIRCUIT, LI: DUAL OPERATIONAL AMPLIFIER | 18324 | MC1458V | | A22VR1061 | 152-0195-00 | XB010200 | | SEMICOND DEVICE: ZENER, 0.4W, 5.1V, 5% | 04713 | SZ11755 | | A22VR1071 | 152-0195-00 | XB010200 | | SEMICOND DEVICE:ZENER, 0.4W, 5.1V, 5% | 04713 | SZ11755 | | A22VR2067 | 152-0166-00 | | | SEMICOND DEVICE:ZENER, 0.4W, 6.2V, 5% | 04713 | SZ11738 | | A22VR2093 | 152-0662-00 | | | SEMICOND DEVICE: ZENER, 0.4W, 5V, 1% | 04713 | SZG195 | | A22VR2096 | 152-0127-00 | | | SEMICOND DEVICE:ZENER, 0.4W, 7.5V, 5% | 04713 | SZG35009K2 | | A22VR3047 | 152-0486-00 | | | SEMICOND DEVICE: ZENER, 0.25W, 6.2V, 5% | 80009 | 152-0486-00 | | A22VR3050 | 152-0508-00 | | | SEMICOND DEVICE: ZENER, 0.4W, 12.6V, 5% | 80009 | 152-0508-00 | | A22VR3072 | 152-0166-00 | | | SEMICOND DEVICE:ZENER, 0.4W, 6.2V, 5% | 04713 | SZ11738 | | A22VR4050 | 152-0486-00 | | | SEMICOND DEVICE: ZENER, 0.25W, 6.2V, 5% | 80009 | 152-0486-00 | | A22VR4054 | 152-0166-00 | | | SEMICOND DEVICE: ZENER, 0.4W, 6.2V, 5% | 04713 | SZ11738 | | A22VR4083 | 152-0317-00 | | | SEMICOND DEVICE: ZENER, 0.25W, 6.2V, 5% | 80009 | 152-0317-00 | | A22VR4092 | 152-0662-00 | | | SEMICOND DEVICE: ZENER, 0.4W, 5V, 1% | 04713 | SZG195 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |------------------------|----------------------------|--------------------------------|-------------------------------------------------------------------------------------|----------------|-------------------| | A24 | | | CKT BOARD ASSY:SD PS SECONDARY | | | | A24C1032 | 283-0164-00 | | CAP., FXD, CER DI:2.2UF, 20%, 25V | 72982 | 8141N037Z5U0225M | | A24C1032 | 283-0164-00 | | CAP., FXD, CER DI:2.2UF, 20%, 25V | 72982 | | | | | | | | | | A24C1041 | 290-0745-00 | | CAP., FXD, ELCTLT: 22UF, +50-10%, 25V | 56289 | | | A24C1044 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | | | A24C1045 | 290-0800-00 | | CAP., FXD, ELCTLT: 250UF, +100-10%, 20V | 56289 | 672D257H0200M5C | | A24C1047 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104M | | A24C1052 | 290-0807-00 | | CAP., FXD, ELCTLT: 1000UF, +100-10%, 10VDC | 90201 | TT102N010E1C3P | | A24C1056 | 290-0745-00 | | CAP., FXD, ELCTLT: 22UF, +50-10%, 25V | 56289 | 502D225 | | A24C1058 | 290-0745-00 | | CAP., FXD, ELCTLT: 22UF, +50-10%, 25V | 56289 | 502D225 | | A24C1059 | 290-0922-00 | | CAP., FXD, ELCTLT: 1000UF, +50-10%, 50V | | | | A24C1066 | 290-0922-00 | | CAP., FXD, ELCTLT: 1000UF, +50-10%, 50V | | , | | A24C1076 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104M | | A24C2048 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | | | A24C2082 | 290-0877-00 | | CAP., FXD, ELCTLT: 1200UF, +100-10%, 6.3V | 72302 | 0003D3AAB230104H | | A24C3014 | 281-0771-00 | | CAP., FXD, CER DI:0.0022UF, 20%, 200V | 72982 | 214-0222751102224 | | A24C3014<br>A24C3044 | 281-0774-00 | | | | 314-0222Z5U0222M | | | | | CAP., FXD, CER DI:0.022UF, 20%, 100V | 72982 | 8045A9ABDZ5U223M | | A24C3068 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A24C3073 | 290-0759-00 | | CAP., FXD, ELCTLT: 290UF, +75-10%, 15V | 90201 | TTX291U015C1A3 | | A24CR1031 | 152-0333-00 | | SEMICOND DEVICE: SILICON, 55V, 200MA | 07263 | FDH-6012 | | A24CR1034 | 152-0333-00 | | SEMICOND DEVICE: SILICON, 55V, 200MA | 07263 | FDH-6012 | | A24CR1043 | 152-0581-00 | | SEMICOND DEVICE: SILICON, 20V, 1A | 80009 | 152-0581-00 | | A24CR1061 | 152-0066-00 | | SEMICOND DEVICE: SILICON, 400V, 750MA | 14433 | LG4016 | | A24CR1064 | 152-0066-00 | | SEMICOND DEVICE: SILICON, 400V, 750MA | | LG4016 | | A24CR1065 | 152-0066-00 | | SEMICOND DEVICE: SILICON, 400V, 750MA | 14433 | LG4016 | | A24CR1079 | 152-0066-00 | | SEMICOND DEVICE: SILICON, 400V, 750MA | 14433 | | | A24CR1086 | | | SEMICOND DEVICE: SILICON, BRIDGE, 200V, 1A | 80009 | | | | 152-0585-00 | | | | 152-0585-00 | | A24CR1092 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A24CR3012<br>A24CR3014 | 152-0661-00<br>152-0661-00 | | SEMICOND DEVICE: RECT, SI, 600V, 3A, FAST SEMICOND DEVICE: RECT, SI, 600V, 3A, FAST | 04713<br>04713 | | | 10/ cp 2010 | 150 0661 00 | | | 04.50 | | | A24CR3018 | 152-0661-00 | | SEMICOND DEVICE: RECT, SI, 600V, 3A, FAST | 04713 | | | A24CR3019 | 152-0398-00 | | SEMICOND DEVICE: SILICON, 200V, 1A | 04713 | SR3609RL | | A24CR3020 | 152-0398-00 | | SEMICOND DEVICE: SILICON, 200V, 1A | 04713 | SR3609RL | | A24CR3032 | 152-0762-00 | | SEMICOND DEVICE: SIICON, 35V, 30A | | | | A24CR3046 | 152-0398-00 | | SEMICOND DEVICE: SILICON, 200V, 1A | 04713 | SR3609RL | | A24CR3049 | 152-0398-00 | | SEMICOND DEVICE: SILICON, 200V, 1A | 04713 | SR3609RL | | A24CR3056 | 152-0655-00 | | SEMICOND DEVICE: SILICON, 100V, 3A | 80009 | 152-0655-00 | | A24CR3062 | 152-0655-00 | | SEMICOND DEVICE: SILICON, 100V, 3A | 80009 | 152-0655-00 | | A24CR3063 | 152-0720-00 | | SEMICOND DEVICE: SIICON, 100V, 7A | | -5- 0000 | | A24L1031 | 108-0317-00 | | COIL, RF: FIXED, 15UH | 32159 | 71501M | | A24L2086 | 108-0974-00 | | COIL, RF: FIXED, 4UH | | 108-0974-00 | | A24L3013 | 108-0980-00 | | COIL, RF: FIXED, 700UH | | 108-0980-00 | | A24L3052 | 108-0981-00 | | COIL, RF: FIXED, 270UH | 90000 | 108_0001-00 | | A24L3032<br>A24L3082 | | | · | 80009 | 108-0981-00 | | | 108-0976-00 | | COIL, RF: FIXED, 11.2UH | 80009 | | | A24Q1086 | 151-0464-00 | | TRANSISTOR: SILICON, NPN | 80009 | | | A24Q1091 | 151-0301-00 | | TRANSISTOR: SILICON, PNP | 04713 | | | A24Q2032 | 151-0647-00 | | TRANSISTOR: SILICON, PNP | 04713 | | | A24Q2042 | 151-0301-00 | | TRANSISTOR: SILICON, PNP | 04713 | 2N2907A | | A24Q2044 | 151-0302-00 | | TRANSISTOR: SILICON, NPN | 07263 | S038487 | | A24Q3022 | 151-0301-00 | | TRANSISTOR: SILICON, PNP | 04713 | 2N2907A | | A24Q3072 | 151-0625-00 | | TRANSISTOR: SILICON, PNP | 03508 | D45H11 | | A24Q3078 | 151-0301-00 | | TRANSISTOR: SILICON, PNP | 04713 | | | A24Q3080 | 151-0302-00 | | TRANSISTOR: SILICON, NPN | 07263 | | | A24R1035 | 315-0331-00 | | RES.,FXD,CMPSN:330 OHM,5%,0.25W | 01121 | | | A24R1036 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | 01121 | CB3315 | | A24R1051 | 315-0102-00 | | RES., FXD, CMPSN:1K OHM, 5%, 0.25W | 01121 | | | A24R1053 | 321-0401-00 | | RES., FXD, FILM: 147K OHM, 1%, 0.125W | 91637 | | | | 321 3401 00 | | American American Cini, 170, U. 12.78 | ,1037 | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |---------------|-----------------------|--------------------------------|-----------------------------------------|-------------|-----------------| | A24R1054 | 315-0153-00 | | RES.,FXD,CMPSN:15K OHM,5%,0.25W | 01121 | CB1535 | | A24R1055 | 315-0303-00 | | RES., FXD, CMPSN: 30K OHM, 5%, 0.25W | 01121 | CB3035 | | A24R1071 | 321-0134-00 | | RES., FXD, FILM: 243 OHM, 1%, 0.125W | 91637 | MFF1816G243R0F | | A24R1073 | 321-0234-00 | | RES., FXD, FILM: 2.67K OHM, 1%, 0.125W | 91637 | MFF1816G26700F | | A24R1084 | 301-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.50W | 01121 | EB1025 | | A24R2033 | 308-0795-00 | | RES., FXD, WW: 0.2 OHM, 5%, 3W | 91637 | RS2BR2000J | | A24R2034 | 308-0245-00 | | RES.,FXD,WW:0.6 OHM,5%,2W | 91637 | CW-2B30.60HM 5% | | A24R2O36 | 308-0446-00 | | RES.,FXD,WW:15 OHM,5%,5W | 91637 | RS2A-K15R00J | | A24R2055 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A24R2061 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A24R2062 | 321-0193-00 | | RES.,FXD,FILM:1K OHM,1%,0.125W | 91637 | MFF1816G10000F | | A24R2066 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | 01121 | CB3315 | | A24R2072 | 308-0818-00 | | RES, FXD, WW: 0.005 OHM, 3%, 10W | 91637 | RH10-65/.005 3% | | A24R3016 | 303-0620-00 | | RES., FXD, CMPSN: 62 OHM, 5%, 1W | 01121 | GB6205 | | A24R3024 | 315-0102-00 | | RES.,FXD,CMPSN:1K OHM,5%,0.25W | 01121 | CB1025 | | A24R3026 | 308-0793-00 | | RES.,FXD,WW:0.51 OHM,5%,0.50W | 75042 | BW20 .51 OHM 5% | | A24R3048 | 307-0036-00 | | RES., FXD, CMPSN: 6.8 OHM, 10%, 1W | 01121 | GB68G1 | | A24R3064 | 303-0360-00 | | RES., FXD, CMPSN: 36 OHM, 5%, 1W | 01121 | GB3605 | | A24R3072 | 308-0548-00 | | RES., FXD, WW: 0.1 OHM, 3%, 5W | 91637 | RS5-ER1000UH | | A24R3074 | 308-0446-00 | | RES., FXD, WW: 15 OHM, 5%, 5W | 91637 | RS2A-K15R00J | | A24T1012 | 120-1254-00 | | XFMR, PWR, STPDN: | 80009 | 120-1254-00 | | A24TP1037 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A24TP1038 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A24TP1051 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A24TP2067 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A24U1042 | 156-0872-01 | | MICROCIRCUIT, LI: VOLTAGE REGULATOR | 80009 | 156-0872-01 | | A24U1074 | 156-1161-00 | | MICROCIRCUIT, LI: VOLTAGE REGULATOR | 27014 | LM317T | | A24U2064 | 156-0411-00 | | MICROCIRCUIT, LI: QUAD-COMP, SGL SUPPLY | 27014 | LM339N | | A24VR1036 | 152-0147-00 | | SEMICOND DEVICE: ZENER, 0.4W, 27V, 5% | 04713 | SZ50622RL | | A24VR1039 | 152-0702-00 | | SEMICOND DEVICE: ZENER, 500MW, 13V, 2% | | | | A24VR1051 | 152-0571-00 | | SEMICOND DEVICE: ZENER, 0.4W, 16V, 5% | 80009 | 152-0571-00 | | A24VR1097 | 152-0243-00 | | SEMICOND DEVICE: ZENER, 0.4W, 15V, 5% | 14552 | 1N965B | | A24VR2068 | 152-0175-01 | | SEMICOND DEVICE: ZENER, 0.4W, 5.6V, 5% | 80009 | 152-0175-01 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |----------------------|-----------------------|--------------------------------|--------------------------------------------------------------------------------|-----------------------------------------|-----------------| | A26 | | | CVE BOARD ACCY OR DO THURDER | *************************************** | | | A26C2011 | 285-0934-00 | | CKT BOARD ASSY:SD PS INVERTER CAP.,FXD,PLSTC:2.2UF,10%,200V | 56289 | 430P238 | | A26C2011 | 290-0771-00 | | CAP.,FXD,ELCTLT:220UF,+50-10%,10VDC | 54473 | | | A26C2O65 | 285-0562-00 | | CAP., FXD, PLSTC:0.47UF, 20%, 400V | 56289 | | | A26C3013 | 290-0771-00 | | CAP., FXD, ELCTLT: 220UF, +50-10%, 10VDC | | ECE-A10V220L | | A26C3013<br>A26C3025 | 283-0032-00 | | CAP., FXD, EECILI: 2200F, +30-10%, 10VDC<br>CAP., FXD, CER DI: 470PF, 5%, 500V | 72982 | | | A2003023 | 263-0032-00 | | CAF., FAD, CER D1.4/OFF, 3%, 3000 | 12902 | 063106323200471 | | A26C3O34 | 285-1192-00 | | CAP.,FXD,PPR DI:0.0022UF,20%,250VAC | | | | A26CR1035 | 152-0396-01 | | SEMICOND DEVICE: SILICON, 400V, 3A | 12969 | 652-821 | | A26CR2021 | 152-0398-00 | | SEMICOND DEVICE: SILICON, 200V, 1A | 04713 | | | A26CR2024 | 152-0732-00 | | SEMICOND DEVICE: ZENER, 1.5W, 3.3V, 5% | | | | A26CR2027 | 152-0400-00 | | SEMICOND DEVICE: SILICON, 400V, 1A | 80009 | 152-0400-00 | | A26CR2032 | 152-0398-00 | | SEMICOND DEVICE: SILICON, 200V, 1A | 04713 | | | | | | | | | | A26CR2043 | 152-0400-00 | | SEMICOND DEVICE: SILICON, 400V, 1A | 80009 | 152-0400-00 | | A26CR2086 | 152-0291-00 | | SEMICOND DEVICE: ZENER, 1W, 20V, 5% | 04713 | 1N3O27B | | A26CR3012 | 152-0732-00 | | SEMICOND DEVICE: ZENER, 1.5W, 3.3V, 5% | | | | A26CR3014 | 152-0398-00 | | SEMICOND DEVICE: SILICON, 200V, 1A | 04713 | SR3609RL | | A26CR3019 | 152-0398-00 | | SEMICOND DEVICE: SILICON, 200V, 1A | 04713 | SR3609RL | | A26F2052 | 158-0018-00 | | XTAL UNIT, QTZ: 54MHZ | | | | A26F2052 | | | (OPTION 4Y ONLY) | | | | 126 E20 E2 | 150 0150 00 | | VEAT TINEE OF TE OCCUPANT O OCCUPANTIE | 75378 | TX-502 | | A26F2052 | 158-0158-00 | | XTAL UNIT,QTZ:5.98224MHZ,0.0025%,PARALLEL | 13310 | 1X-302 | | A26F2052 | | | (OPTION 4X ONLY) | 90000 | 100 0070 00 | | A26L1025 | 108-0978-00 | | COIL, RF: FIXED, 135UH | 80009 | | | A26L2041 | 108-0978-00 | | COIL, RF: FIXED, 135UH | | 108-0978-00 | | A26Q2015 | 151-0679-00 | | TRANSISTOR: SILICON, NPN | | MJE13009 | | A26Q2033 | 151-0439-00 | | TRANSISTOR: SILICON, NPN | 80009 | 151-0439-00 | | A26Q2061 | 151-0522-00 | | TRANSISTOR: SILICON, TRIAC, 400V | 03508 | SC141DX164 | | A26Q2083 | 151-0254-00 | | TRANSISTOR: SILICON, NPN | 80009 | 151-0254-00 | | A26Q3015 | 151-0679-00 | | TRANSISTOR: SILICON, NPN | 04713 | MJE13009 | | A26Q3021 | 151-0439-00 | | TRANSISTOR: SILICON, NPN | 80009 | 151-0439-00 | | A26R2014 | 315-0364-00 | | RES., FXD, CMPSN: 360K OHM, 5%, 0.25W | 01121 | CB3645 | | A26R2025 | 301-0131-00 | | RES., FXD, CMPSN: 130 OHM, 5%, 0.50W | 01121 | EB1315 | | 10(nooo: | 015 01= | | DDG TWD GVDGW (TO 0000 777 5 2500 | 0110 | ,<br>an / 715 | | A26R2031 | 315-0471-00 | | RES., FXD, CMPSN: 470 OHM, 5%, 0.25W | | CB4715 | | A26R2042 | 315-0364-00 | | RES., FXD, CMPSN: 360K OHM, 5%, 0.25W | | CB3645 | | A26R2044 | 315-0471-00 | | RES., FXD, CMPSN: 470 OHM, 5%, 0.25W | | CB4715 | | A26R2058 | 308-0106-00 | | RES., FXD, WW:1K OHM, 5%, 5W | | S A50 | | A26R2059 | 315-0181-00 | | RES., FXD, CMPSN: 180 OHM, 5%, 0.25W | | CB1815 | | A26R2062 | 315-0105-00 | | RES., FXD, CMPSN: 1M OHM, 5%, 0.25W | 01121 | CB1055 | | A26R2063 | 315-0105-00 | | RES., FXD, CMPSN: 1M OHM, 5%, 0.25W | 01121 | CB1055 | | A26R2064 | 315-0221-00 | | RES., FXD, CMPSN: 220 OHM, 5%, 0.25W | | CB2215 | | A26R2079 | 301-0301-00 | | RES., FXD, CMPSN: 300 OHM, 5%, 0.50W | | EB3015 | | A26R2082 | 315-0104-00 | | RES., FXD, CMPSN: 100K OHM, 5%, 0.25W | | CB1045 | | A26R2084 | 315-0224-00 | | RES.,FXD,CMPSN:220K OHM,5%,0.25W | | CB2245 | | A26R3011 | 301-0131-00 | | RES., FXD, CMPSN:130 OHM, 5%, 0.50W | | EB1315 | | | | | | | | | A26R3016 | 304-0181-00 | | RES., FXD, CMPSN: 180 OHM, 10%, 1W | 01121 | | | A26T3031 | 120-1255-00 | | XFMR, RF: INV BASE DRIVE | 80009 | 120-1255-00 | | A26U2070 | 156-1317-00 | | CPLR, OPTOELECTR: LED & PHOTOTHYRISTOR | | | | A26U3070 | 156-1317-00 | | CPLR, OPTOELECTR: LED & PHOTOTHYRISTOR | | | | | | | | | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |-----------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------| | A30<br>A30C1027<br>A30R1012<br>A30R1022<br>A30R1024<br>A30R1025 | 281-0775-00<br>303-0751-00<br>301-0131-00<br>315-0332-00<br>315-0332-00 | | CKT BOARD ASSY:SD FRONT PANEL CAP.,FXD,CER DI:0.1UF,20%,50V RES.,FXD,CMPSN:750 OHM,5%,1W RES.,FXD,CMPSN:130 OHM,5%,0.50W RES.,FXD,CMPSN:3.3K OHM,5%,0.25W RES.,FXD,CMPSN:3.3K OHM,5%,0.25W | 01121 | | | A30R1026<br>A30R1027<br>A30R1028<br>A30U1010 | 315-0332-00<br>315-0332-00<br>315-0103-00<br>156-0382-02 | | RES.,FXD,CMPSN:3.3K OHM,5%,0.25W RES.,FXD,CMPSN:3.3K OHM,5%,0.25W RES.,FXD,CMPSN:10K OHM,5%,0.25W MICROCIRCUIT,DI:QUAD 2-INP NAND GATE | 01121<br>01121<br>01121<br>01295 | CB3325<br>CB1035 | | A40<br>A40C1<br>A40C2<br>A40C3<br>A40C4<br>A40C5 | 283-0203-00<br>283-0203-00<br>283-0203-00<br>283-0203-00<br>281-0819-00 | | CKT BOARD ASSY:LSI 11/2 CAP.,FXD,CER DI:0.47UF,20%,50V CAP.,FXD,CER DI:0.47UF,20%,50V CAP.,FXD,CER DI:0.47UF,20%,50V CAP.,FXD,CER DI:0.47UF,20%,50V CAP.,FXD,CER DI:33PF,5%,50V | 72982<br>72982<br>72982<br>72982<br>72982 | 8131N075E474M<br>8131N075E474M<br>8131N075E474M | | A40C6<br>A40C7<br>A40C8<br>A40C9<br>A40C10<br>A40C11 | 281-0819-00<br>281-0819-00<br>281-0819-00<br>281-0819-00<br>281-0819-00<br>281-0819-00 | | CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V | 72982<br>72982<br>72982<br>72982<br>72982<br>72982 | | | A40C12<br>A40C13<br>A40C14<br>A40C15<br>A40C16<br>A40C17 | 281-0819-00<br>281-0819-00<br>281-0819-00<br>281-0819-00<br>281-0819-00<br>281-0819-00 | | CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V<br>CAP., FXD, CER DI:33PF, 5%, 50V | 72982<br>72982<br>72982<br>72982<br>72982<br>72982 | 8035BC0G330J<br>8035BC0G330J<br>8035BC0G330J | | A40C18<br>A40C19<br>A40C20<br>A40C21<br>A40C22<br>A40C23 | 281-0819-00<br>281-0819-00<br>281-0819-00<br>281-0819-00<br>281-0819-00<br>283-0203-00 | | CAP.,FXD,CER DI:33PF,5%,50V<br>CAP.,FXD,CER DI:33PF,5%,50V<br>CAP.,FXD,CER DI:33PF,5%,50V<br>CAP.,FXD,CER DI:33PF,5%,50V<br>CAP.,FXD,CER DI:33PF,5%,50V<br>CAP.,FXD,CER DI:0.47UF,20%,50V | 72982<br>72982<br>72982<br>72982<br>72982<br>72982 | 8035BC0G330J<br>8035BC0G330J<br>8035BC0G330J<br>8035BC0G330J<br>8035BC0G330J<br>8131N075E474M | | A40C26<br>A40C27<br>A40C28<br>A40C29<br>A40C30<br>A40C31 | 283-0203-00<br>283-0203-00<br>283-0203-00<br>283-0203-00<br>283-0203-00<br>283-0203-00 | | CAP., FXD, CER DI:0.47UF, 20%, 50V CAP., FXD, CER DI:0.47UF, 20%, 50V CAP., FXD, CER DI:0.47UF, 20%, 50V CAP., FXD, CER DI:0.47UF, 20%, 50V CAP., FXD, CER DI:0.47UF, 20%, 50V CAP., FXD, CER DI:0.47UF, 20%, 50V | | 8131N075E474M<br>8131N075E474M<br>8131N075E474M<br>8131N075E474M<br>8131N075E474M<br>8131N075E474M | | A40C32<br>A40C33<br>A40C34<br>A40C35<br>A40C36<br>A40C37 | 283-0203-00<br>283-0203-00<br>283-0203-00<br>283-0203-00<br>283-0203-00<br>283-0203-00 | | CAP., FXD, CER DI:0.47UF, 20%, 50V<br>CAP., FXD, CER DI:0.47UF, 20%, 50V<br>CAP., FXD, CER DI:0.47UF, 20%, 50V<br>CAP., FXD, CER DI:0.47UF, 20%, 50V<br>CAP., FXD, CER DI:0.47UF, 20%, 50V<br>CAP., FXD, CER DI:0.47UF, 20%, 50V | 72982<br>72982<br>72982<br>72982<br>72982<br>72982 | 8131N075E474M<br>8131N075E474M<br>8131N075E474M<br>8131N075E474M<br>8131N075E474M<br>8131N075E474M | | A40C39<br>A40C41<br>A40C42<br>A40C43<br>A40C44<br>A40C45 | 283-0203-00<br>290-0748-00<br>290-0748-00<br>290-0748-00<br>290-0748-00<br>281-0773-00 | | CAP., FXD, CER DI:0.47UF, 20%, 50V<br>CAP., FXD, ELCTLT:10UF, +50-10%, 20V<br>CAP., FXD, ELCTLT:10UF, +50-10%, 20V<br>CAP., FXD, ELCTLT:10UF, +50-10%, 20V<br>CAP., FXD, ELCTLT:10UF, +50-10%, 20V<br>CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982<br>56289<br>56289<br>56289<br>56289<br>72982 | 8131N075E474M<br>500D149<br>500D149<br>500D149<br>500D149<br>8005H9AADW5R103K | | A40C46<br>A40C47 | 281-0773-00<br>281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982<br>72982 | 8005H9AADW5R103K<br>8005H9AADW5R103K | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |---------------|-----------------------|--------------------------------|---------------------------------------------|-------------|------------------| | A40C48 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C49 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C50 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C51 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C52 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C53 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C54 | 281-0773-00 | | CAP.,FXD,CER DI:0.01UF,10%,100V | 72982 | 8005H9AADW5R103K | | A40C55 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C56 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C57 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C58 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C59 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C60 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C61 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C62 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C63 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C64 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C65 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C66 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C67 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C68 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C69 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C70 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | | | A40C71 | 281-0773-00 | | CAP.,FXD,CER DI:0.01UF,10%,100V | 72982 | 8005H9AADW5R103K | | A40C72 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C73 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C74 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C76 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C77 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C78 | 281-0773-00 | | CAP., FXD, CER DI:0.01UF, 10%, 100V | 72982 | 8005H9AADW5R103K | | A40C79 | 281-0809-00 | | CAP., FXD, CER DI: 200PF, 5%, 100V | 72982 | 8013T2ADDC1G201J | | A40C80 | 281-0809-00 | | CAP.,FXD,CER DI:200PF,5%,100V | 72982 | 8013T2ADDC1G201J | | A40C81 | 290-0297-00 | | CAP., FXD, ELCTLT: 39UF, 10%, 10V | 56289 | 150D396X9010B2 | | A40C82 | 283-0203-00 | | CAP., FXD, CER DI:0.47UF, 20%, 50V | 72982 | 8131N075E474M | | A40D1 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | | | A40D2 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A40D3 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A40D4 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A40D5 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A40D6 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | | | A40D7 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | | 1N4152R | | A40D8 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | .01295 | 1N4152R | | A40D9 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A40D10 | 118-0827-00 | | SEMICOND DEVICE: STABISTOR | | | | A40D11 | 118-0827-00 | | SEMICOND DEVICE: STABISTOR | 00000 | 150 0600 00 | | A40D12 | 152-0689-00 | | SEMICOND DEVICE: ZENER, 0.4W, 5%, 3.9V | | 152-0689-00 | | A40D13 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | | | A40D14 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | .01295 | 1N4152R | | A40D15 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | | | A40D16 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A40E1 | 307-0676-00 | | RES NTWK, FXD, FI:14, 330 OHM, 14,680 OHM | 00000 | 156 0160 00 | | A40E2 | 156-0149-00 | | MICROCIRCUIT, DI: DUAL 4-INPUT NAND SCHMITT | 80009 | | | A40E3 | 156-0388-00 | | MICROCIRCUIT, DI: DUAL D-TYPE FLIP-FLOP | 80009 | | | A40E4 | 156-0386-00 | | MICROCIRCUIT, DI:TRIPLE 3-INPUT NAND GATE | 04713 | SN74LS10N OR J | | A40E5 | 156-0331-00 | | MICROCIRCUIT, DI: DUAL D-TYPE, FLIP-FLOP | 80009 | 156-0331-00 | | A40E6 | 118-0642-00 | | OSCILLATOR: 31.578MHZ | | | | A40E7 | 118-0646-00 | | MICROCKT, INTFC: QUAD UNIFIED BUS XCVR | | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |---------------|-----------------------|--------------------------------|--------------------------------------------------|-------------|------------------| | A40E8 | 156-1055-00 | | MICROCIRCUIT, DI: QUAD NOR UNIFIED BUS RCVR | 27014 | DS8640N | | A40E9 | 156-0388-00 | | MICROCIRCUIT, DI: DUAL D-TYPE FLIP-FLOP | 80009 | 156-0388-00 | | A40E10 | 156-0718-00 | | MICROCIRCUIT, DI:TRIPLE 3-INP POS-NOR GATES | 80009 | 156-0718-00 | | A40E11 | 156-0690-00 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 01295 | | | A40E11 | | | | | SN74S02N | | | 156-0629-00 | | MICROCIRCUIT, DI: 30MHZ PRESETTABLE BIN CTR | 01295 | SN74LS197N | | A40E13 | 118-0646-00 | | MICROCKT, INTFC: QUAD UNIFIED BUS XCVR | | | | A40E14 | 307-0676-00 | | RES NTWK, FXD, FI: 14, 330 OHM, 14, 680 OHM | | | | A40E15 | 156-0479-00 | | MICROCIRCUIT, DI: QUAD 2-INPUT OR GATE | 27014 | DM74LS32N | | A40E16 | 156-0480-00 | | MICROCIRCUIT, DI: QUAD 2-INPUT AND GATE | 01295 | SN74LSO8(N OR J) | | A40E17 | 156-0388-00 | | MICROCIRCUIT, DI: DUAL D-TYPE FLIP-FLOP | 80009 | 156-0388-00 | | A40E18 | 156-0948-00 | | MICROCIRCUIT, DI: QUAD D FLIP-FLOP | 80009 | 156-0948-00 | | A40E19 | 118-0646-00 | | MICROCKT, INTFC: QUAD UNIFIED BUS XCVR | | | | A40E20 | 156-0535-00 | | MICROCIRCUIT, DI:TRI-STATE HEX BUFF | 27014 | DM8097M | | A40E21 | 156-0385-00 | | MICROCIRCUIT, DI: HEX. INVERTER | 80009 | 156-0385-00 | | A40E22 | 156-0990-00 | | MICROCIRCUIT, DI: QUAD 2-INPUT EXCL OR GATE | 80009 | 156-0990-00 | | A40E23 | 156-0311-00 | | MICROCIRCUIT, DI: 6-BIT BINARY RATE MULT | 80009 | 156-0311-00 | | A40E24 | | | • | 00009 | 136-0311-00 | | | 118-0648-00 | | MICROCIRCUIT, DI: 4 BIT XCVR | 00000 | 156 0645 00 | | A40E25 | 156-0645-00 | | MICROCIRCUIT, DI: HEX SCHMITT-TRIG INVERTER | 80009 | 156-0645-00 | | A40E26 | 156-0478-00 | | MICROCIRCUIT, DI: DUAL 4-INPUT AND GATE | 01295 | SN74LS21N | | A40E27 | 156-0391-00 | | MICROCIRCUIT, DI: HEX LATCH WITH CLEAR | 04713 | 74LS174(N OR J) | | A40E28 | 156-0388-00 | | MICROCIRCUIT, DI: DUAL D-TYPE FLIP-FLOP | 80009 | 156-0388-00 | | A40E29 | 118-0648-00 | • | MICROCIRCUIT, DI: 4 BIT XCVR | | | | A40E30 | 118-0644-00 | | MICROCIRCUIT, DI: DATA CONTROL, ROM | | | | A40E31 | 118-0643-00 | | MICROCIRCUIT, DI: 512 X 22 N CHANNEL ROM | | | | A40E32 | 118-0649-00 | | MICROCIRCUIT, DI: 512 X 22 N CHANNEL ROM | | | | A40E33 | 118-0645-00 | | MICROCIRCUIT, DI: CONTROL CHIP | | | | A40E35 | 156-0328-00 | | MICROCIRCUIT, DI: DUAL CLOCK DRIVER | | | | A40E36 | 307-0676-00 | | RES NTWK, FXD, FI:14, 330 OHM, 14, 680 OHM, 0.1M | | | | A40E37 | 156-0992-00 | | MICROCIRCUIT, DI: QUAD TTL-TO MOS DRIVER | 80009 | 156-0992-00 | | A40E38 | 118-0648-00 | | MICROCIRCUIT, DI: 4 BIT XCVR | 00007 | 130 0332 00 | | A40E39 | 118-0648-00 | | MICROCIRCUIT, DI: 4 BIT XCVR | | | | A40Q1 | 151-0645-00 | | TRANSISTOR: SILICON, NPN | 04713 | SPS8288 | | A40R1 | 315-0202-00 | | · · · · · · · · · · · · · · · · · · · | 01121 | | | A40R2 | | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | | | | | 315-0100-00 | | RES., FXD, CMPSN:10 OHM, 5%, 0.25W | 01121 | | | A40R3 | 315-0100-00 | | RES., FXD, CMPSN:10 OHM, 5%, 0.25W | 01121 | | | A40R4 | 315-0100-00 | | RES.,FXD,CMPSN:10 OHM,5%,0.25W | 01121 | CB1005 | | A40R5 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | | CB2025 | | A40R6 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | 01121 | CB2025 | | A40R7 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | 01121 | CB2025 | | A40R8 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | 01121 | CB2025 | | A40R9 | 315-0121-00 | | RES., FXD, CMPSN: 120 OHM, 5%, 0.25W | 01121 | CB1215 | | A40R12 | 315-0202-00 | | RES.,FXD,CMPSN:2K OHM,5%,0.25W | | CB2025 | | A40R13 | 315-0330-00 | | RES., FXD, CMPSN: 33 OHM, 5%, 0.25W | 01121 | СВ3305 | | A40R14 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | 01121 | | | A40R15 | 315-0330-00 | | RES., FXD, CMPSN: 33 OHM, 5%, 0.25W | 01121 | CB3305 | | A40R16 | 315-0121-00 | | RES., FXD, CMPSN: 120 OHM, 5%, 0.25W | 01121 | | | A40R17 | 315-0121-00 | | RES., FXD, CMPSN: 120 OHM, 5%, 0.25W | 01121 | CB1215 | | A40R18 | | | RES.,FXD,CMPSN:120 OHM,5%,0.25W | | CB1215 | | V+ANT O | 315-0100-00 | | ALS., FAD, OHFSW. 10 OHR, 3%, U. 23W | 01121 | 600100 | | A40R19 | 315-0471-00 | | RES., FXD, CMPSN: 470 OHM, 5%, 0.25W | 01121 | CB4715 | | A40R20 | 315-0471-00 | | RES., FXD, CMPSN: 470 OHM, 5%, 0.25W | 01121 | CB4715 | | A40R21 | 315-0104-00 | | RES., FXD, CMPSN: 100K OHM, 5%, 0.25W | 01121 | CB1045 | | A40R22 | 321-0157-00 | | RES., FXD, FILM: 422 OHM, 1%, 0.125W | 91637 | MFF1816G422R0F | | A40R23 | 321-0164-00 | | RES., FXD, FILM: 499 OHM, 1%, 0.125W | 91637 | MFF1816G499R0F | | A40XE30 | 131-0623-00 | | TERMINAL, PIN: 0.385 L X 0.048 OD, BRS | 80009 | 131-0623-00 | | | | | , | | | | A40XE31 | 131-0623-00 | | TERMINAL, PIN: 0.385 L X 0.048 OD, BRS | 80009 | 131-0623-00 | | A40XE32 | 131-0623-00 | | TERMINAL, PIN: 0.385 L X 0.048 OD, BRS | 80009 | 131-0623-00 | | A40XE33 | 131-0623-00 | | TERMINAL, PIN: 0.385 L X 0.048 OD, BRS | 80009 | 131-0623-00 | | A40XE34 | 131-0623-00 | | TERMINAL, PIN: 0.385 L X 0.048 OD, BRS | 80009 | 131-0623-00 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |----------------------|----------------------------|--------------------------------|------------------------------------------------------------------------|----------------|--------------------------| | | | | | | | | A50 | 000 0/01 00 | | CKT BOARD ASSY:SD FLEX DISC CONTROLLER | | | | A50C1011 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1021 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1031 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1041 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1051 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1061 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1071 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1081 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1091 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1101 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1121 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1131 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C1141 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C2121 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C2131 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C2141 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C2151 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DC015E10/-7 | | A50C3021 | 283-0421-00 | | CAP., FXD, CER DI:0.10F, +80-20%, 50V | 04222 | DG015E104Z<br>DG015E104Z | | A50C3031 | 281-0819-00 | | CAP., FXD, CER DI: 33PF, 5%, 50V | 72982 | 8035BC0G330J | | A50C3041 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4011 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4021 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4031 | 283-0421-00 | | CAR END GER DY O 1117 100 00% FOR | 0/000 | D0015F10/F | | A50C4041 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4051 | | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4061 | 283-0421-00<br>283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4001<br>A50C4071 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4071 | 283-0421-00 | | CAP.,FXD,CER DI:0.1UF,+80-20%,50V<br>CAP.,FXD,CER DI:0.1UF,+80-20%,50V | 04222<br>04222 | DG015E104Z<br>DG015E104Z | | A50C4101 | 282-0/21 00 | | CAD EVD CED DI O LUE 190 20% FOU | 0/000 | DC015F10/7 | | A50C4101 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4121<br>A50C4131 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4131 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C4141 | 283-0421-00<br>283-0421-00 | | CAP.,FXD,CER DI:0.1UF,+80-20%,50V<br>CAP.,FXD,CER DI:0.1UF,+80-20%,50V | 04222<br>04222 | DG015E104Z<br>DG015E104Z | | A E O G E 1 O 1 | 000 0/01 00 | | | 01000 | | | A50C5101<br>A50C5111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C5131 | 283-0334-00 | | CAP., FXD, CER DI:130PF,+1-2%,500V | 72982 | 8121N501C0G0131G | | A50C6061<br>A50C6071 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | | DG015E104Z | | A50C6071<br>A50C6081 | 283-0421-00<br>283-0421-00 | | CAP.,FXD,CER DI:0.1UF,+80-20%,50V<br>CAP.,FXD,CER DI:0.1UF,+80-20%,50V | | DG015E104Z<br>DG015E104Z | | A3000001 | 283-0421-00 | | CAF., FAD, CER DI. 0.10F, +60-20%, 50V | 04222 | DG015E104Z | | A50C6091 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C6111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C6131 | 283-0334-00 | | CAP., FXD, CER DI:130PF, +1-2%, 500V | 72982 | 8121N501C0G0131G | | A50C7011 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C7021 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C7021 | 290-0107-00 | | CAP., FXD, ELCTLT: 25UF, +75-10%, 25V | 56289 | 30D256G025DB9 | | A50C7031 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C7041 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C7051 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C7081 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C7082 | 281-0814-00 | | CAP., FXD, CER DI:100PF, 10%, 100V | 04222 | GC70-1-A101K | | A50C7091 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C7101 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A50C7121 | 290-0107-00 | | CAP., FXD, ELCTLT: 25UF, +75-10%, 25V | 56289 | 30D256G025DB9 | | A50C7131 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | | -,,, | | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |------------------------|----------------------------|--------------------------------|---------------------------------------------------------------------|----------------|------------------| | A50C7141 | 283-0339-00 | | CAP., FXD, CER DI:0.22UF.10%, 50V | 72982 | 8131N075W5R224K | | A50C7142 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A50C7143 | 281-0812-00 | | CAP., FXD, CER DI:1000PF, 10%, 100V | 72982 | | | A50C7151 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A50C7152 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A50C7154 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | 15007155 | 000 0150 00 | | CAR THE CER BY LORE 5% 500 | 70000 | 011170/50000100 | | A50C7155 | 283-0159-00 | | CAP., FXD, CER DI:18PF, 5%, 50V | 72982 | | | A50C7158 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A50CR1021<br>A50CR1051 | 150-1014-00<br>150-1014-00 | | LAMP, LED: RED, 50MA LAMP, LED: RED, 50MA | 50522<br>50522 | | | A50CR1051 | 150-1014-00 | | LAMP, LED: RED, 50MA | 50522 | | | A50CR2011 | 152-0322-00 | | SEMICOND DEVICE: SILICON, 15V, HOT CARRIER | 50434 | | | | | | | 30.3. | 3002 2072 | | A50CR2012 | 152-0322-00 | | SEMICOND DEVICE: SILICON, 15V, HOT CARRIER | 50434 | 5082-2672 | | A50CR4051 | 152-0322-00 | | SEMICOND DEVICE: SILICON, 15V, HOT CARRIER | 50434 | 5082-2672 | | A50Q3031 | 151-0221-00 | | TRANSISTOR: SILICON, PNP | 04713 | SPS246 | | A50R1011 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A50R1021 | 315-0391-00 | | RES., FXD, CMPSN: 390 OHM, 5%, 0.25W | 01121 | CB3915 | | A50R1051 | 315-0391-00 | | RES., FXD, CMPSN: 390 OHM, 5%, 0.25W | 01121 | CB3915 | | A50R1061 | 315-0391-00 | | RES., FXD, CMPSN: 390 OHM, 5%, 0.25W | 01121 | CB3915 | | A50R1071 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A50R2051 | 307-0541-00 | | RES, NTWK, THK FI: (7)1K OHM, 10%, 1W | 91637 | | | A50R3031 | 315-0220-00 | | RES., FXD, CMPSN: 22 OHM, 5%, 0.25W | 01121 | | | A50R3032 | 315-0220-00 | | RES., FXD, CMPSN: 22 OHM, 5%, 0.25W | 01121 | | | A50R3033 | 315-0221-00 | | RES., FXD, CMPSN: 220 OHM, 5%, 0.25W | 01121 | | | 450D202/ | 215 0100 00 | | DEC. TVD CMDCN. 1 OV CIDA 5% O OSA | 01101 | an1005 | | A50R3034 | 315-0122-00 | • | RES.,FXD,CMPSN:1.2K OHM,5%,0.25W<br>RES.,FXD,CMPSN:10K OHM,5%,0.25W | 01121 | CB1225 | | A50R3061<br>A50R4051 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | | | A50R5081 | 315-0202-00<br>315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121<br>01121 | CB2025<br>CB1025 | | A50R6081 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A50R6131 | 321-0262-00 | | RES., FXD, FILM: 5.23K OHM, 1%, 0.125W | 91637 | MFF1816G52300F | | 4500(100 | 221 2221 22 | | | 01/07 | V7710160105017 | | A50R6132 | 321-0291-00 | | RES., FXD, FILM: 10.5K OHM, 1%, 0.125W | 91637 | MFF1816G10501F | | A50R6141 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A50R7051<br>A50R7061 | 315-0151-00<br>315-0681-00 | | RES., FXD, CMPSN: 150 OHM, 5%, 0.25W | 01121<br>01121 | | | A50R7062 | 315-0681-00 | | RES.,FXD,CMPSN:680 OHM,5%,0.25W<br>RES.,FXD,CMPSN:680 OHM,5%,0.25W | 01121 | | | A50R7063 | 315-0681-00 | | RES.,FXD,CMPSN:680 OHM,5%,0.25W | 01121 | | | | 013 0001 00 | | ,,,,,,,, | 01121 | | | A50R7064 | 315-0681-00 | | RES., FXD, CMPSN: 680 OHM, 5%, 0.25W | 01121 | | | A50R7071 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | 01121 | | | A50R7072 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | 01121 | | | A50R7073 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | 01121 | | | A50R7074 | 315-0331-00 | | RES.,FXD,CMPSN:330 OHM,5%,0.25W<br>RES.,FXD,CMPSN:470 OHM,5%,0.25W | | CB3315<br>CB4715 | | A50R7081 | 315-0471-00 | • | RES., FAD, OHFSN. 470 OHR, 5%, 0.25w | 01121 | CD4/17 | | A50R7082 | 315-0103-00 | | RES.,FXD,CMPSN:10K OHM,5%,0.25W | 01121 | CB1035 | | A50R7091 | 315-0151-00 | | RES., FXD, CMPSN: 150 OHM, 5%, 0.25W | 01121 | CB1515 | | A50R7092 | 315-0151-00 | | RES.,FXD,CMPSN:150 OHM,5%,0.25W | 01121 | CB1515 | | A50R7093 | 315-0151-00 | | RES., FXD, CMPSN: 150 OHM, 5%, 0.25W | 01121 | | | A50R7101 | 315-0151-00 | | RES., FXD, CMPSN: 150 OHM, 5%, 0.25W | 01121 | | | A50R7102 | 315-0151-00 | | RES., FXD, CMPSN: 150 OHM, 5%, 0.25W | 01121 | CB1515 | | A50R7103 | 315-0151-00 | | RES., FXD, CMPSN: 150 OHM, 5%, 0.25W | 01121 | CB1515 | | A50R7121 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A50R7141 | 315-0202-00 | | RES., FXD, CMPSN: 2K OHM, 5%, 0.25W | 01121 | CB2025 | | A50R7142 | 315-0821-00 | | RES., FXD, CMPSN: 820 OHM, 5%, 0.25W | 01121 | | | A50R7144 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A50R7151 | 315-0200-00 | | RES., FXD, CMPSN: 20 OHM, 5%, 0.25W | 01121 | | | 450D7150 | 215 0000 00 | | DEC EVD CMDCN. 20 OUN 5% O 250 | 01101 | CRAOOF | | A50R7152<br>A50R7153 | 315-0200-00 | | RES., FXD, CMPSN: 20 OHM, 5%, 0.25W | 01121 | CB2005 | | A50R7153<br>A50R7154 | 315-0200-00<br>315-0200-00 | | RES.,FXD,CMPSN:20 OHM,5%,0.25W<br>RES.,FXD,CMPSN:20 OHM,5%,0.25W | 01121 $01121$ | CB2005<br>CB2005 | | 1370K/134 | 313 0200-00 | | 120.,1 AD, OH OH. 20 OHH, 7%, 0.23W | 01121 | 002003 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |----------------------|----------------------------|--------------------------------|--------------------------------------------------------------------|----------------|------------------------------| | A50R7156 | 315-0682-00 | | RES.,FXD,CMPSN:6.8K OHM,5%,0.25W | 01121 | СВ6825 | | A50U1010 | 156-0331-00 | | MICROCIRCUIT, DI: DUAL D-TYPE, FLIP-FLOP | 80009 | 156-0331-00 | | A50U1020 | 156-0804-02 | | MICROCIRCUIT, DI: QUADRUPLE S-R LATCH | | | | A50U1030 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U1040 | 156-0789-00 | | MICROCIRCUIT, DI:8-BIT SR, PRL LOAD | 80009 | 156-0789-00 | | A50U1050 | 156-0331-00 | | MICROCIRCUIT, DI: DUAL D-TYPE, FLIP-FLOP | 80009 | 156-0331-00 | | A50U1060 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U1070 | 156-0651-00 | | MICROCIRCUIT, DI:8-BIT PRL-OUT, SER SHF RGTR | 01295 | SN74LS164N | | A50U1080 | 156-0789-00 | | MICROCIRCUIT, DI:8-BIT SR, PRL LOAD | 80009 | 156-0789-00 | | A50U1090 | 156-0789-00 | | MICROCIRCUIT, DI:8-BIT SR, PRL LOAD | 80009 | 156-0789-00 | | A50U1100 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U1110 | 156-0784-02 | | MICROCIRCUIT, DI:SYNCHRONOUS 4 BIT BINARY | 27014 | DM74LS163ANA+ | | A50U1120 | 156-0418-00 | | MICROCIRCUIT, DI:8-INPUT, NAND GATE | 80009 | 156-0418-00 | | A50U1130 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A50U1140 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A50U2020 | 156-0983-00 | | MICROCIRCUIT, DI: MICROPROCESSOR EIGHT BIT | 80009 | 156-0983-00 | | A50U2030 | 160-0412-00 | | MICROCIRCUIT, DI: 4096 X 8 ROM | | | | A50U2040 | 156-1382-00 | | MICROCIRCUIT, DI:1024 X 8 STATIC RAM | | | | A50U2O50 | 156-0956-02 | | MICROCIRCUIT, DI: OCTAL BFR W/3STATE OUT | 01295 | SN74LS244NP3 | | A50U2060 | 156-0865-02 | | MICROCIRCUIT, DI:OCTAL D-TYPE FF W/CLEAR | 01295 | SN74LS273NP3 | | A50U2O70 | 156-0956-02 | | MICROCIRCUIT, DI: OCTAL BFR W/3STATE OUT | 01295 | SN74LS244NP3 | | A50U2080 | 156-0865-02 | | MICROCIRCUIT, DI:OCTAL D-TYPE FF W/CLEAR | 01295 | SN74LS273NP3 | | A50U2090 | 156-0865-02 | | MICROCIRCUIT, DI: OCTAL D-TYPE FF W/CLEAR | 01295 | SN74LS273NP3 | | A50U2100 | 156-0982-00 | | MICROCIRCUIT, DI:OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U2110 | 156-0982-00 | | MICROCIRCUIT, DI: OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U2120 | 156-0651-00 | | MICROCIRCUIT, DI:8-BIT PRL-OUT, SER SHF RGTR | 01295 | SN74LS164N | | A50U2130 | 156-0651-00 | | MICROCIRCUIT, DI:8-BIT PRL-OUT, SER SHF RGTR | 01295 | SN74LS164N | | A50U2140 | 156-0651-00 | | MICROCIRCUIT, DI:8-BIT PRL-OUT, SER SHF RGTR | 01295 | SN74LS164N | | A50U2150 | 156-0651-00 | | MICROCIRCUIT, DI:8-BIT PRL-OUT, SER SHF RGTR | 01295 | SN74LS164N | | A50U3040 | 156-0690-03 | | MICROCIRCUIT, DI: QUAD 2 INP NOR GATE, BURN IN | 80009 | 156-0690-03 | | A50U3050 | 156-1111-02 | | MICROCIRCUIT, DI: OCTAL BUS TRANSCEIVERS W/3 | 80009 | 156-1111-02 | | A50U3060 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U3070 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LS00NP3 OR 4 | | A50U3080 | 156-0386-02 | | MICROCIRCUIT, DI:TRIPLE 3-INPUT NAND GATE | 01295 | SN74LS10NP3 | | A50U3090 | 156-0718-03 | | MICROCIRCUIT, DI:TRIPLE 3-INP NOR GATE | 80009 | 156-0718-03 | | A50U3100 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LS04N3 | | A50U3110 | 156-0479-02 | | MICROCIRCUIT, DI: QUAD 2-INP ORGATE | 01295 | | | A50U3120 | 156-0472-00 | | MICROCIRCUIT, DI: 13-INPUT NAND GATE | 01295 | SN74S133N | | A50U3130 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LS00NP3 OR 4 | | A50U3140 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U3150<br>A50U4010 | 156-0469-02<br>156-0469-02 | | MICROCIRCUIT, DI: 3/8 LINE DCDR<br>MICROCIRCUIT, DI: 3/8 LINE DCDR | | SN74LS138NP3<br>SN74LS138NP3 | | | 156-0469-02 | | MICROCIRCUIT,DI:3/8 LINE DCDR | | | | A50U4020<br>A50U4030 | 156-0469-02 | | MICROCIRCUIT, DI: 3/8 LINE DCDR MICROCIRCUIT, DI: 3/8 LINE DCDR | 01295<br>01295 | SN74LS138NP3<br>SN74LS138NP3 | | A50U4040 | 156-0469-02 | | MICROCIRCUIT, DI: QUAD 2 INPUT NAND GATE | 01293 | 3N/4L3130NF3 | | A50U4050 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LS00NP3 OR 4 | | A50U4060 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U4070 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U4080 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A50U4090 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LS04N3 | | A50U4100 | 156-0480-02 | | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | SN74LS08NP3 | | A50U4110 | 156-1172-01 | | MICROCIRCUIT, DI: DUAL 4 BIT CNTR, BURN IN | 80009 | 156-1172-01 | | A50U4120 | 156-1172-01 | | MICROCIRCUIT, DI: DUAL 4 BIT CNTR, BURN IN | 80009 | 156-1172-01 | | A50U4130 | 156-0464-02 | | MICROCIRCUIT, DI: DUAL 4 INP NAND GATE | 01295 | SN74LS20NP3 | | A50U4140 | 156-1172-01 | | MICROCIRCUIT, DI: DUAL 4 BIT CNTR, BURN IN | 80009 | 156-1172-01 | | A50U4150 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | | | A50U5010 | 156-0982-00 | | MICROCIRCUIT, DI: OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |---------------|-----------------------|--------------------------------|---------------------------------------------|-------------|-----------------------------------------| | A50U5020 | 156-0982-00 | | MICROCIRCUIT, DI: OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U5030 | 156-0956-02 | | MICROCIRCUIT, DI: OCTAL BFR W/3STATE OUT | 01295 | SN74LS244NP3 | | A50U5040 | 156-0982-00 | | MICROCIRCUIT, DI: OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U5050 | 156-0982-00 | | MICROCIRCUIT, DI:OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U5060 | 156-0539-01 | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUS COMPTR | | | | A50U5070 | 156-0469-02 | | MICROCIRCUIT, DI: 3/8 LINE DCDR | 01295 | SN74LS138NP3 | | A50U5080 | 156-0994-02 | | MICROCIRCUIT, DI:8 INPUT DATA SEL/MUX | 01295 | SN74LS151NP3 | | A50U5090 | 156-0784-02 | | MICROCIRCUIT, DI: SYNCHRONOUS 4 BIT BINARY | 27014 | DM74LS163ANA+ | | A50U5100 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LSOONP3 OR 4 | | A50U5110 | 156-0481-02 | | MICROCIRCUIT, DI: TRIPLE 3 INP & GATE | 27014 | DM74LS11NA+ | | A50U5120 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LSOONP3 OR 4 | | A50U5130 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U5140 | 156-0530-02 | | MICROCIRCUIT, DI: QUAD 2 INP MUX | 01295 | SN74LS157P3 | | A50U5150 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LSO4N3 | | A50U6010 | 156-0982-00 | | MICROCIRCUIT, DI: OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U6020 | 156-0982-00 | | MICROCIRCUIT, DI: OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U6030 | 156-0956-02 | | MICROCIRCUIT, DI:OCTAL BFR W/3STATE OUT | 01295 | SN74LS244NP3 | | A50U6040 | 156-0982-00 | | MICROCIRCUIT, DI: OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U6050 | 156-0982-00 | | MICROCIRCUIT, DI:OCTAL D EDGE TRIG F-F | 80009 | 156-0982-00 | | A50U6060 | 156-0539-01 | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUS COMPTR | | | | A50U6070 | 156-0804-02 | | MICROCIRCUIT, DI: QUADRUPLE S-R LATCH | | | | A50U6080 | 156-0804-02 | | MICROCIRCUIT, DI: QUADRUPLE S-R LATCH | | | | A50U6090 | 156-0145-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND BFR | 80009 | 156-0145-02 | | A50U6100 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U6110 | 156-0145-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND BFR | 80009 | 156-0145-02 | | A50U6120 | 156-0388-03 | • | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U6130 | 156-0733-03 | | MICROCIRCUIT, DI: DUAL MONOSTABLE | 0,200 | , , , , , , , , , , , , , , , , , , , , | | A50U6140 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U6150 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U7010 | 156-0623-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 80009 | 156-0623-00 | | A50U7020 | 156-0623-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 80009 | 156-0623-00 | | A50U7030 | 156-0623-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 80009 | 156-0623-00 | | A50U7040 | 156-0623-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 80009 | 156-0623-00 | | A50U7050 | 156-0623-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 80009 | 156-0623-00 | | A50U7060 | 156-0623-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 80009 | 156-0623-00 | | A50U7070 | 156-0623-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 80009 | 156-0623-00 | | A50U7080 | 156-0623-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 80009 | 156-0623-00 | | A50U7090 | 156-0645-02 | | MICROCIRCUIT, DI: SCHMITT-TRIG POS-NAND | 01295 | SN74LS14 | | A50U7100 | 156-0645-02 | | MICROCIRCUIT, DI: SCHMITT-TRIG POS-NAND | 01295 | SN74LS14 | | A50U7110 | 156-0145-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND BFR | 80009 | 156-0145-02 | | A50U7120 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A50U7130 | 156-1314-00 | | MICROCIRCUIT, DI: POLYNOMINAL GENERATOR | | | | A50U7140 | 156-0124-00 | | MICROCIRCUIT, DI:SGL FREQ/PHASE DETECTOR | 80009 | 156-0124-00 | | A50U7150 | 156-0121-00 | | MICROCIRCUIT, DI: DUAL VOLTAGE-CONT MV | 80009 | 156-0121-00 | | A50Y7151 | 158-0202-00 | | XTAL UNIT, QTZ: 8.0MHZ, 0.015%, PARALELL | | | | Component No | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Nama & Description | Mfr | Mfr Dart Number | |----------------------|----------------------------|--------------------------------|--------------------------------------------------------------------------|----------------|-----------------------------------------| | Component No. | rait No. | LII DSCUIIL | Name & Description | - Coue | Mfr Part Number | | A60 | | | CKT BOARD ASSY:SD 32K MEMORY | | | | A60C1011 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1018 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1028 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1031 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1038 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1051 | 201-0775-00 | | CAR EVE CER DIAG THE 20% FOR | 72002 | 0005004407511104 | | A60C1051<br>A60C1058 | 281-0775-00<br>281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V<br>CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982<br>72982 | 8005D9AABZ5U104 | | A60C1068 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104<br>8005D9AABZ5U104 | | A60C1071 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1078 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1091 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | | | | | | | | A60C1098 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1108 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1111 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1118 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1131 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1138 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | 16001140 | 001 0775 00 | | CAR FUR CER DI O 140 00% 504 | 70000 | 0005004407511104 | | A60C1148 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1151 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V<br>CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C1158<br>A60C2011 | 281-0775-00<br>281-0775-00 | | CAP., FXD, CER DI:0.10F, 20%, 50V | 72982<br>72982 | 8005D9AABZ5U104 | | A60C2011 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104<br>8005D9AABZ5U104 | | A60C2028 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | | 201 0779 00 | | 51111, 1112, 5211 521 520 1, 501 | 72,02 | 000919711111111111111111111111111111111 | | A60C2031 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2038 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2051 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2058 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2061 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2071 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2088 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2091 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2098 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2111 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2118 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2128 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2131 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2138 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2148 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2151 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C2158 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C3018 | 290-0745-00 | | CAP., FXD, ELCTLT: 22UF, +50-10%, 25V | 56289 | 502D225 | | A60C3064 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C3081 | 281-0775-00 | | CAP., FXD, CER DI:0.10F, 20%, 50V<br>CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C3101 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C3121 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C3141 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C3161 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | 16006050 | 001 0777 07 | | CAR TUR CER PY O 1477 CON 500 | 70000 | 000500449954107 | | A60C4053 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C4081 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C4111 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982<br>72982 | | | A60C4121<br>A60C4141 | 281-0775-00<br>281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V<br>CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C4141 | 281-0775-00 | | CAP., FXD, CER DI: 0.10F, 20%, 50V<br>CAP., FXD, CER DI: 0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | | 201 0775-00 | | om ., rab, our brio. ror, 20%, 30% | , 2,02 | 500,50,11111110,010= | | A60C5021 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C5041 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104 | | A60C5041 | 290-0745-00 | | CAP., FXD, ELCTLT: 22UF, +50-10%, 25V | 56289 | 502D225 | | | | | | | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |-----------------------------------------|-----------------------|--------------------------------|---------------------------------------------|-------------|------------------| | A60C5091 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U104M | | A60C5121 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | | | A60C5167 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | | | A60C5168 | 290-0746-00 | | CAP., FXD, ELCTLT: 47UF, +50-10%, 16V | 56289 | | | A60C5168 | 283-0144-00 | | CAP., FXD, CER DI: 33PF, 1%, 500V | 72982 | | | | | | | 12902 | 801-34/F2G330G | | A60CR0000 | 152-0761-00 | | SEMICOND DEVICE: TRANSIENT SUPPR, 1.5 JOULE | | | | A60CR5043 | 152-0279-00 | | SEMICOND DEVICE: ZENER, 0.4W, 5.1V, 5% | 80009 | | | A60R000 | 308-0755-00 | | RES., FXD, WW: 0.75 OHM, 5%, 2W | 75042 | | | A60R3061 | 315-0390-00 | | RES., FXD, CMPSN: 39 OHM, 5%, 0.25W | 01121 | CB3905 | | A60R3062 | 315-0390-00 | | RES., FXD, CMPSN: 39 OHM, 5%, 0.25W | 01121 | CB3905 | | A60R3063 | 315-0390-00 | | RES., FXD, CMPSN: 39 OHM, 5%, 0.25W | 01121 | CB3905 | | A60R3065 | 315-0390-00 | | RES., FXD, CMPSN: 39 OHM, 5%, 0.25W | 01121 | СВ3905 | | A60R3066 | 315-0390-00 | | RES., FXD, CMPSN: 39 OHM, 5%, 0.25W | 01121 | CB3905 | | A60R3067 | 315-0390-00 | | RES., FXD, CMPSN: 39 OHM, 5%, 0.25W | 01121 | | | A60R3068 | 315-0390-00 | | RES., FXD, CMPSN: 39 OHM, 5%, 0.25W | 01121 | | | | | | | | | | A60R3076 | 315-0220-00 | | RES., FXD, CMPSN:22 OHM, 5%, 0.25W | 01121 | | | A60R3082 | 315-0220-00 | | RES., FXD, CMPSN: 22 OHM, 5%, 0.25W | 01121 | | | A60R3083 | 315-0220-00 | | RES., FXD, CMPSN: 22 OHM, 5%, 0.25W | 01121 | CB2205 | | A60R3131 | 315-0220-00 | | RES., FXD, CMPSN: 22 OHM, 5%, 0.25W | 01121 | CB2205 | | A60R3138 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A60R3162 | 315-0220-00 | | RES., FXD, CMPSN: 22 OHM, 5%, 0.25W | 01121 | CB2205 | | A60R4074 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A60R4075 | 315-0102-00 | | RES., FXD, CMPSN:1K OHM, 5%, 0.25W | 01121 | | | A60R4082 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | 16001006 | 215 0100 00 | | DEG. TWD CWDGW LV CWW 5% C C54 | 01101 | an1005 | | A60R4086 | 315-0102-00 | • | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A60R4087 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A60R4118 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A60R4119 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A60R4128 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A60R4129 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A60R5044 | 315-0301-00 | | RES., FXD, CMPSN: 300 OHM, 5%, 0.25W | 01121 | CB3015 | | A60R5153 | 315-0821-00 | | RES., FXD, CMPSN: 820 OHM, 5%, 0.25W | 01121 | CB8215 | | A60R5156 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A60R5163 | 315-0821-00 | | RES., FXD, CMPSN: 820 OHM, 5%, 0.25W | 01121 | | | A60R5164 | 315-0102-00 | | RES., FXD, CMPSN:1K OHM, 5%, 0.25W | 01121 | CB1025 | | A60TP2129 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A C O TT 0 1 / 0 | | | MICH MICH POLINE PRACE | 00000 | 01/ 0570 00 | | A60TP2149 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | | | A60TP3011 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A60TP3026 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A60TP4138 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A60TP5133 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | A60U1010 | 156-0968-02 | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1020 | 156-0968-02 | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1030 | 156-0968-02 | | MICROCIRCUIT, DI:16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1040 | 156-0968-02 | | MICROCIRCUIT, DI:16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1050 | 156-0968-02 | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | | | | MICROCIRCUIT, DI:16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1060 | 156-0968-02 | | · · · · · · · · · · · · · · · · · · · | | | | A60U1070 | 156-0968-02 | | MICROCIRCUIT, DI:16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1080 | 156-0968-02 | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1090 | 156-0968-02 | | MICROCIRCUIT, DI:16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1100 | 156-0968-02 | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1110 | 156-0968-02 | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1120 | 156-0968-02 | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1130 | 156-0968-02 | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1140 | 156-0968-02 | | MICROCIRCUIT, DI:16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1150 | 156-0968-02 | | MICROCIRCUIT, DI:16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U1160 | 156-0968-02 | | MICROCIRCUIT, DI:16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | *************************************** | 190 0900 02 | | | 2300) | 230 0,00 02 | | Component No. | Tektronix<br>Part <b>N</b> o. | Serial/I | Model No.<br>Dscont | Name & Description | Mfr | Mfr Part Number | |----------------------|-------------------------------|----------|---------------------|---------------------------------------------------------------------------------|----------------|----------------------------| | Outripolicit No. | Tait No. | LII | DSCOIL | Traine & Description | 0000 | WIT TAIL WUITDE | | A60U2010<br>A60U2020 | 156-0968-02<br>156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009<br>80009 | 156-0968-02<br>156-0968-02 | | A60U2030 | 156-0968-02 | | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | 80009 | 156-0968-02 | | A60U2040 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2050 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2060 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2070 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2080 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2090 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2100 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2110 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2120 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2130 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2140 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2150 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U2160 | 156-0968-02 | | | MICROCIRCUIT, DI: 16384 X 1 DYNAMIC RAM | 80009 | 156-0968-02 | | A60U3060 | 156-0965-00 | | | MICROCIRCUIT, DI: ADRS MUX & REFRESH CNTR | 04713 | MC3242AL | | A60U3080 | 156-0321-02 | | | MICROCIRCUIT, DI:TRIPLE 3 INP NAND GATE | 80009 | 156-0321-02 | | A60U3090 | 156-0481-02 | | | MICROCIRCUIT, DI: TRIPLE 3 INP & GATE | 27014 | DM74LS11NA+ | | A60U3100 | 156-0331-00 | | | MICROCIRCUIT, DI: DUAL D-TYPE, FLIP-FLOP | 80009 | 156-0331-00 | | A60U3110 | 156-0180-04 | | | MICROCIRCUIT, DI: QUAD 2 INP NND GATE | 01295 | SN74S00NP3 | | A60U3120 | 156-0738-04 | | | MICROCIRCUIT, DI: HEX D FF W/CLEAR, BURN-IN | | | | A60U3140 | 156-0331-00 | | | MICROCIRCUIT, DI: DUAL D-TYPE, FLIP-FLOP | 80009 | 156-0331-00 | | A60U3160 | 156-0690-03 | | | MICROCIRCUIT, DI: QUAD 2 INP NOR GATE, BURN IN | 80009 | 156-0690-03 | | A60U4030 | 156-1065-00 | | | MICROCIRCUIT, DI: OCTAL D TYPE TRANS LATCHES | 01295 | SN74LS373N OR J | | A60U4040 | 156-1065-00 | | | MICROCIRCUIT, DI: OCTAL D TYPE TRANS LATCHES | 01295 | SN74LS373N OR J | | A60U4060 | 156-0392-03 | | | MICROCIRCUIT, DI: QUAD LATCH W/CLEAR | 01295 | SN74LS175NP3 | | A60U4080 | 156-0707-00 | | | MICROCIRCUIT, DI: QUAD 2-INPUT EXCL OR GATE | 01295 | SN74S86N | | A60U4090 | 156-0382-02 | | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LS00NP3 OR 4 | | A60U4100 | 156-0331-00 | | | MICROCIRCUIT, DI: DUAL D-TYPE, FLIP-FLOP | 80009 | 156-0331-00 | | A60U4110 | 156-0478-02 | | | MICROCIRCUIT, DI: DUAL 4 INP & GATE, BURN-IN | 01295 | SN74LS21NP3 | | A60U4120 | 156-0331-00 | | | MICROCIRCUIT, DI: DUAL D-TYPE, FLIP-FLOP | 80009 | 156-0331-00 | | A60U4130 | 156-0321-02 | | | MICROCIRCUIT, DI: TRIPLE 3 INP NAND GATE | 80009 | 156-0321-02 | | A60U4140 | 156-0331-00 | | | MICROCIRCUIT, DI: DUAL D-TYPE, FLIP-FLOP | 80009 | 156-0331-00 | | A60U4160 | 156-0966-00 | | | MICROCIRCUIT, DI: DUAL 5-INPUT NOR GATE | 80009 | 156-0966-00 | | A60U5010 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A60U5030 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A60U5040 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A60U5060 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A60U5080 | 156-0455-02 | | | MICROCIRCUIT, DI: HEX BUS RECEIVER | | | | A60U5090 | 156-0653-02 | | | UAD UNIFIED BUS XCVR INV | | | | A60U5110 | 156-0479-02 | | | MICROCIRCUIT, DI: QUAD 2-INP ORGATE | 01295 | SN74LS32NP3 | | A60U5120 | 156-0459-02 | | | MICROCIRCUIT, DI: QUAD 2 INPUT & GATE, BURN | 80009 | 156-0459-02 | | A60U5140 | 156-1172-01 | | | MICROCIRCUIT, DI: DUAL 4 BIT CNTR, BURN IN | 80009 | 156-1172-01 | | A60U5160 | 156-0323-02 | | | MICROCIRCUIT, DI: HEX INVERTER, BURN-IN | 80009 | 156-0323-02 | | A60Y4168 | 158-0149-00 | | | XTAL UNIT,QTZ:24.25 MHZ,0.01%,SERIES | 75378 | TX-411 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | | Mfr<br>Code Mfr Part Number | | | |----------------------|----------------------------|--------------------------------|-----------------------------------------|----------------|------------------------------|--|--| | A70 | | | CKT BOARD ASSY:SD/IO | | | | | | A70C1031 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C1051 | 283-0594-00 | | CAP., FXD, MICA D:0.001UF, 1%, 100V | 00853 | | | | | A70C1051 | 283-0077-00 | | CAP., FXD, CER DI: 330PF, 5%, 500V | 56289 | | | | | A70C1030 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | A70C1071<br>A70C1091 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | | | | | | | | | | A70C1111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | A70C1123 | 283-0180-00 | | CAP., FXD, CER DI:5600PF, 20%, 200V | 72982 | | | | | A70C2021 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | A70C2051 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222<br>56289 | DG015E104Z<br>600D405F200KD4 | | | | A70C2091 | 290-0658-00 | | CAP., FXD, ELCTLT: 4UF, +50-10%, 200V | 72982 | | | | | A70C2094 | 283-0176-00 | | CAP., FXD, CER D1:0.0022UF, 20%, 50V | 12902 | 0121BUJ0X/KU222M | | | | A70C2111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C3041 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C3091 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C3111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C3131 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C4011 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C4021 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C4021<br>A70C4071 | 283-0421-00 | | CAP.,FXD,CER DI:0.1UF,+80-20%,50V | 04222 | DG015E104Z | | | | A70C4071<br>A70C4081 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C4081<br>A70C4091 | | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C4091<br>A70C5021 | 283-0421-00 | | CAP.,FXD,CER DI:0.1UF,+80-20%,50V | 04222 | | | | | A70C5021<br>A70C5041 | 283-0421-00<br>283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | | 200 0.22 00 | | | | | | | | A70C5110 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | A70C5111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | A70C6021 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | A70C6041 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | A70C6071 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | | | A70C6091 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C7011 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C7049 | 290-0776-00 | | CAP., FXD, ELCTLT: 22UF, +50-10%, 10V | 55680 | 10ULA22V-T | | | | A70C7051 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C7082 | 290-0776-00 | | CAP., FXD, ELCTLT: 22UF, +50-10%, 10V | 55680 | 10ULA22V-T | | | | A70C7091 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C7111 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70C7121 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | | | A70R1031 | 315-0102-00 | | RES., FXD, CMPSN:1K OHM, 5%, 0.25W | 01121 | | | | | A70R1041 | 315-0330-00 | | RES., FXD, CMPSN: 33 OHM, 5%, 0.25W | | CB3305 | | | | A70R1052 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | | CB1035 | | | | A70R1054 | 315-0471-00 | | RES., FXD, CMPSN: 470 OHM, 5%, 0.25W | | CB4715 | | | | A70R1125 | 315-0220-00 | | RES., FXD, CMPSN: 22 OHM, 5%, 0.25W | | CB2205 | | | | A 70 D 1 1 2 7 | 215 0102 00 | | DEC EVE CMDCN-12 OFM 5% O 25H | 01121 | CB1025 | | | | A70R1127 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | | | A70R2011 | 315-0103-00 | | RES., FXD, CMPSN: 10K 0HM, 5%, 0.25W | | CB1035 | | | | A70R2092 | 315-0104-00 | | RES., FXD, CMPSN: 100K OHM, 5%, 0.25W | | CB1045 | | | | A70R2093 | 315-0512-00 | | RES., FXD, CMPSN: 5.1K OHM, 5%, 0.25W | | CB5125<br>CB2225 | | | | A70R6050 | 315-0222-00 | | RES., FXD, CMPSN: 2.2K OHM, 5%, 0.25W | | CB2225 | | | | A70R6061 | 315-0222-00 | | RES.,FXD,CMPSN:2.2K OHM,5%,0.25W | 01121 | GBZZZJ | | | | A70R7040 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | | CB3315 | | | | A70R7041 | 315-0681-00 | | RES., FXD, CMPSN: 680 OHM, 5%, 0.25W | | CB6815 | | | | A70R7042 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | | CB3315 | | | | A70R7043 | 315-0681-00 | | RES., FXD, CMPSN: 680 OHM, 5%, 0.25W | 01121 | | | | | A70R7044 | 315-0681-00 | | RES., FXD, CMPSN: 680 OHM, 5%, 0.25W | 01121 | CB6815 | | | | A70R7045 | 315-0331-00 | | RES.,FXD,CMPSN:330 OHM,5%,0.25W | 01121 | CB3315 | | | | A70R7046 | 315-0681-00 | | RES., FXD, CMPSN: 680 OHM, 5%, 0.25W | 01121 | СВ6815 | | | | A70R7047 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | 01121 | CB3315 | | | | A70U1030 | 156-0844-00 | | MICROCIRCUIT, DI:SYNC 4-BIT BIN COUNTER | 34335 | SN74LS161N | | | | | 0017 00 | | | | | | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |----------------------|-----------------------|-------------------------------------|-------------------------------------------------------------------------------|----------------|--------------------------| | A70U1040 | 156-0387-02 | | MICROCIRCUIT, DI: DUAL J-K FF, BURN-IN | | | | A7001040<br>A7001050 | 156-0371-00 | | MICROCIRCUIT, DI: DUAL 3-K FF, BURN-IN MICROCIRCUIT, DI: QUAD 2-INPUT NAND ST | 80009 | 156-0371-00 | | A7001050 | 156-0479-02 | | MICROCIRCUIT, DI: QUAD 2-INFUT NAND SI<br>MICROCIRCUIT, DI: QUAD 2-INP ORGATE | 01295 | | | A7001000<br>A7001070 | | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | | | | | 156-0388-03 | | | 07263 | 74LS74D | | A70U1080<br>A70U1090 | 156-0479-02 | · | | 01295 | | | A7001090 | 156-0479-02 | | MICROCIRCUIT, DI: QUAD 2-INP ORGATE | 01295 | SN74LS32NP3 | | A70U1100 | 156-0165-00 | | MICROCIRCUIT, DI: DUAL 4-INPUT POS NOR GATE | 01295 | SN7425N | | A70U1110 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | | | A70U1120 | 156-0804-00 | | MICROCIRCUIT, DI: QUADRUPLE S-R LATCH | 07263 | 74LS279PC | | A70U1130 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A70U2010 | 156-0392-03 | | MICROCIRCUIT, DI: QUAD LATCH W/CLEAR | 01295 | SN74LS175NP3 | | A70U2020 | 156-0480-02 | | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | | | | 130 0100 01 | | 111111111111111111111111111111111111111 | 01275 | 511, 125001125 | | A70U2O30 | 156-0470-02 | | 8 INP DATA SEL W/3 STATE | | | | A70U2O40 | 156-0480-02 | | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | SN74LS08NP3 | | A70U2050 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LSOONP3 OR 4 | | A70U2060 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A70U2O70 | 156-1310-00 | | MICROCIRCUIT, DI: UART 6402, CMOS, 40 PIN-DIP | | | | A70U2090 | 156-0733-03 | | MICROCIRCUIT, DI: DUAL MONOSTALE MV W/ST NP | | | | | | | | | | | A70U2100 | 156-0804-00 | | MICROCIRCUIT, DI: QUADRUPLE S-R LATCH | 07263 | 74LS279PC | | A70U2110 | 156-0481-02 | | MICROCIRCUIT, DI:TRIPLE 3 INP & GATE | | | | A70U2120 | 156-0804-00 | | MICROCIRCUIT, DI: QUADRUPLE S-R LATCH | 07263 | 74LS279PC | | A70U2130 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LSO4N3 | | A70U3010 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LSO4N3 | | A70U3020 | 156-0479-02 | MICROCIRCUIT, DI: QUAD 2-INP ORGATE | | 01295 | SN74LS32NP3 | | A70U3030 | 156 0460 00 | | MICROCIRCUIT.DI:3/8 LINE DCDR | 01295 | GN7/1 G1 20ND2 | | A7003030<br>A7003040 | 156-0469-02 | | • • | | SN74LS138NP3 | | A70U304U<br>A70U3050 | 156-0388-03 | | MICROCIRCUIT, DI:DUAL D FLIP-FLOP | 07263 | 74LS74D | | | 156-0480-02 | | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | SN74LS08NP3 | | A70U3060 | 156-0530-02 | | MICROCIRCUIT, DI:QUAD 2 INP MUX | 01295 | | | A70U3080<br>A70U3090 | 156-0530-02 | | MICROCIRCUIT, DI: QUAD 2 INP & MUX MICROCIRCUIT, DI: UP/DOWN SYN BINARY CNTR | 01295<br>01295 | SN74LS157P3<br>SN74LS191 | | A7003090 | 156-0422-02 | | MICROCIACULI, DI. OF/ DOWN SIN BINARI CNIK | 01293 | 3N/4L3171 | | A70U3100 | 156-0422-02 | | MICROCIRCUIT, DI: UP/DOWN SYN BINARY CNTR | 01295 | SN74LS191 | | A70U3110 | 156-0422-02 | | MICROCIRCUIT, DI: UP/DOWN SYN BINARY CNTR | 01295 | SN74LS191 | | A70U3120 | 156-0645-02 | | MICROCIRCUIT, DI:SCHMITT-TRIG POS-NAND | 01295 | SN74LS14 | | A70U3130 | 156-0422-02 | | MICROCIRCUIT, DI: UP/DOWN SYN BINARY CNTR | 01295 | SN74LS191 | | A70U4010 | 156-0479-02 | | MICROCIRCUIT, DI: QUAD 2-INP ORGATE | 01295 | SN74LS32NP3 | | A70U4020 | 156-0617-00 | | MICROCIRCUIT, DI: DUAL 4 BIT BIN COUNTER | 01295 | SN74393N | | | | | | | | | A70U4030 | 156-0480-02 | | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | SN74LS08NP3 | | A70U4040 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A70U4050 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A70U4060 | 156-0541-02 | | MICROCIRCUIT, DI: DUAL 2 TO 4 LINE DCDR | 01295 | | | A70U4070 | 156-0422-02 | | MICROCIRCUIT, DI: UP/DOWN SYN BINARY CNTR | | SN74LS191 | | A70U4080 | 156-0422-02 | | MICROCIRCUIT, DI: UP/DOWN SYN BINARY CNTR | 01295 | SN74LS191 | | A70U4090 | 156-0798-02 | | MICROCIRCUIT, DI: DUAL 14 TO 1 LINE SEL/MUX | 01295 | SN74LS153N | | A70U4100 | 156-0798-02 | | SICROCIRCUIT, DI: DUAL 14 TO 1 LINE SEL/MUX | 01295 | | | A7004100<br>A7004110 | 156-0798-02 | | MICROCIRCUIT, DI: DUAL 14 TO 1 LINE SEL/MUX | 01295 | | | A70U4110 | 156-0422-02 | | MICROCIRCUIT, DI: UP/DOWN SYN BINARY CNTR | 01295 | | | A70U412U<br>A70U4130 | 156-0422-02 | | MICROCIRCUIT, DI: QUAD 2-INP EXCL OR GATE | 01295 | | | A70U5010 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | | | 1003010 | 100 0000-02 | | MICROCINOUIL, DI. MAR INVENTER | 01477 | CH FOODF ( N.C. | | A70U5020 | 156-0646-02 | | MICROCIRCUIT, DI: 4 BIT BINARY COUNTER | | | | A70U5030 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LS00NP3 OR | | A70U5040 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A70U5050 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | A70U5060 | 156-0481-02 | | MICROCIRCUIT, DI:TRIPLE 3 INP & GATE | | | | A70U5070 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | 17005-0- | | | | 00000 | 156 0000 00 | | A70U5080 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A70U5090 | 156-0798-02 | | MICROCIRCUIT, DI: DUAL 14 TO 1 LINE SEL/MUX | 01295 | | | A70U5100 | 156-0479-02 | | MICROCIRCUIT, DI: QUAD 2-INP ORGATE | 01295 | SN74LS32NP3 | | | Tektronix | Serial/ | Model No. | | Mfr | | |---------------|-------------|---------|-----------|---------------------------------------------|-------|-----------------| | Component No. | Part No. | Eff | Dscont | Name & Description | Code | Mfr Part Number | | A70U5110 | 156-0470-02 | | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | | | | A70U5120 | 156-0470-02 | | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | | | | A70U5130 | 156-0480-02 | | | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | SN74LS08NP3 | | A70U6010 | 156-0479-02 | | | MICROCIRCUIT, DI: QUAD 2-INP ORGATE | 01295 | SN74LS32NP3 | | A70U6020 | 156-0386-02 | | | MICROCIRCUIT, DI: TRIPLE 3-INPUT NAND GATE | 01295 | SN74LS10NP3 | | A70U6030 | 156-0219-02 | | | MICROCIRCUIT, DI: 8 BIT PRIORITY ENCODER | | | | A70U6040 | 156-0391-02 | | | MICROCIRCUIT, DI: HEX LATCH W/CLEAR | | | | A70U6050 | 156-0539-01 | | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUS COMPTR | | | | A70U6070 | 156-0539-01 | | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUS COMPTR | | | | A70U6080 | 156-0798-02 | | | MICROCIRCUIT, DI: DUAL 14 TO 1 LINE SEL/MUX | 01295 | SN74LS153N3 | | A70U6090 | 156-0530-02 | | | MICROCIRCUIT, DI: QUAD 2 INP MUX | 01295 | SN74LS157P3 | | A70U6100 | 156-0798-02 | | | MICROCIRCUIT, DI: DUAL 14 TO 1 LINE SEL/MUX | 01295 | SN74LS153N3 | | A70U6110 | 156-0470-02 | | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | | | | A70U6120 | 156-0470-02 | | | MICROCIRCUIT, DI: 8 INP DATA SEL W/3 STATE | | | | A70U6130 | 156-0865-02 | | | MICROCIRCUIT, DI: OCTAL D-TYPE FF W/CLEAR | 01295 | SN74LS273NP3 | | A70U7010 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A70U7020 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A70U7030 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A70U7050 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A70U7060 | 156-0455-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A70U7070 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A70U7080 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A70U7090 | 156-0653-02 | | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A70U7100 | 156-0422-02 | | | MICROCIRCUIT, DI: UP/DOWN SYN BINARY CNTR | 01295 | SN74LS191 | | A70U7110 | 156-0530-02 | | | MICROCIRCUIT, DI: QUAD 2 INP MUX | 01295 | | | A70U7120 | 156-0469-02 | | | MICROCIRCUIT, DI: 3/8 LINE DCDR | 01295 | SN74LS138NP3 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | | Mfr Part Number | |------------------------|-----------------------|--------------------------------|--------------------------------------------------------------------------------|----------------|------------------| | A80 | | | CKT BOARD ASSY:SD UTILITY | | | | A80C1007 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C1022 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A80C1031 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A80C1051 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A80C1057 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | 120001037 | 203 0421 00 | | 0, 0 22.00101, 00 200,50 | 0,222 | 20013210-12 | | A80C1063 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A80C1092 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C1108 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C1119 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C2O79 | 290-0804-00 | | CAP., FXD, ELCTLT: 10UF, +50-10%, 25V | 55680 | 25ULA10V-T | | A80C2082 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C2121 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C3031 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C3069 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C3093 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A80C3096 | 283-0095-00 | | CAP., FXD, CER DI: 56PF, 10%, 200V | 72982 | | | A80C3117 | 283-0095-00 | | CAP., FXD, CER DI: 56PF, 10%, 200V | 72982 | | | AUCCOIT/ | 203-0093-00 | | ORI., PAD, OLIK DI. 901F, 10%, 2007 | 72902 | OJJ-JJJJJJJJJ | | A80C3131 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C4029 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C4051 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C4057 | 283-0032-00 | | CAP., FXD, CER DI: 470PF, 5%, 500V | 72982 | 0831085Z5E00471J | | A80C4058 | 290-0804-00 | | CAP., FXD, ELCTLT: 10UF, +50-10%, 25V | 55680 | 25ULA10V-T | | A80C4069 | 283-0167-00 | | CAP., FXD, CER DI:0.1UF, 10%, 100V | 72982 | 8131N145X5R0104K | | A80C4079 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C4109 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A80C5041 | 290-0804-00 | | CAP.,FXD,ELCTLT:10UF,+50-10%,25V | 55680 | 25ULA10V-T | | A80C5063 | 283-0000-00 | | CAP.,FXD,CER DI:0.001UF,+100-0%,500V | 72982 | | | A80C5119 | 283-0421-00 | | CAP.,FXD,CER DI:0.1UF,+80-20%,50V | 04222 | | | A80C6011 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | 1000(001 | 002 0/01 00 | | CAR THE OTE DI O ANT 100 00% FOR | 0/000 | D0015F10/F | | A80C6021 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A80C6043 | 290-0804-00 | | CAP., FXD, ELCTLT: 10UF, +50-10%, 25V | 55680 | 25ULA10V-T | | A80C6046 | 290-0776-00 | | CAP., FXD, ELCTLT: 22UF, +50-10%, 10V | 55680 | 10ULA22V-T | | A80C6047 | 283-0177-00 | | CAP., FXD, CER DI:1UF, +80-20%, 25V | 56289 | 273C5 | | A80C6053 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C6054 | 283-0078-00 | | CAP., FXD, CER DI:0.001UF, 20%, 500V | 56289 | 20C114A8 | | A80C6063 | 283-0421-00 | | CAP.,FXD,CER DI:0.1UF,+80-20%,50V | 04222 | DG015E104Z | | A80C6139 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C7037 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C7038 | 290-0804-00 | | CAP., FXD, ELCTLT: 10UF, +50-10%, 25V | 55680 | 25ULA10V-T | | A80C7039 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C7059 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C7069 | 283_0/21 00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | DG015E104Z | | A80C7069<br>A80C7078 | 283-0421-00 | | CAP., FXD, CER DI:0.10F, +80-20%, 50V<br>CAP., FXD, ELCTLT:22UF, +50-10%, 10V | 55680 | | | | 290-0776-00 | | CAP., FXD, EECTLT: 220F, +50-10%, 10V<br>CAP., FXD, CER DI:0.1UF, +80-20%, 50V | | | | A80C7092 | 283-0421-00 | | | 04222<br>04222 | | | A80C7098 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | | | | A80C7117 | 283-0421-00 | | CAP., FXD, CER DI:0.1UF, +80-20%, 50V | 04222 | | | A80CR1021 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A80CR3011 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | | | A80CR3012 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A80CR3013 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A80CR4037 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A80CR5051 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A80CR6039 | 152-0075-00 | | SEMICOND DEVICE: GE, 25V, 40MA | 14433 | G866 | | A80DS1021 | 150-1020-00 | | LAMP, LED: RED, 5 VOLTS | 72619 | 555-2007 | | A80DS1021<br>A80DS1022 | 150-1020-00 | | LAMP, LED: RED, 5 VOLTS | 72619 | | | A80DS1022<br>A80DS1023 | 150-1020-00 | | LAMP, LED: RED, 5 VOLTS | 72619 | | | MOODO 1023 | 130-1020-00 | | Practice of the Control | 72019 | JJJ 2001 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |----------------------|----------------------------|--------------------------------|------------------------------------------------------------------------|----------------|----------------------------------| | A80DS1031 | 150-1020-00 | | LAMP, LED: RED, 5 VOLTS | 72619 | 555-2007 | | A80DS1032 | 150-1020-00 | | LAMP, LED: RED, 5 VOLTS | 72619 | | | A80R1035 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | | | A80R1091 | 307-0542-00 | | RES, NTWK, FXD, FI:10K OHM, 5%, 0.125W | 91637 | | | A80R2051 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R3041 | 315-0101-00 | | RES., FXD, CMPSN: 100 OHM, 5%, 0.25W | 01121 | | | A80R3092 | 207 05/2 00 | | DEC NOUN END ET. 100 OHM E% O 125U | 01627 | MCD06401 1021 | | | 307-0542-00 | | RES, NTWK, FXD, FI:10K OHM, 5%, 0.125W | 91637 | MSP06A01-103J<br>CB1065 | | A80R3107 | 315-0106-00 | | RES., FXD, CMPSN:10M OHM, 5%, 0.25W | 01121 | | | A80R4021 | 315-0103-00 | | RES., FXD, CMPSN:10K OHM, 5%, 0.25W | 01121 | CB1035<br>CB1035 | | A80R4032 | 315-0103-00 | | RES.,FXD,CMPSN:10K OHM,5%,0.25W<br>RES.,FXD,CMPSN:620 OHM,5%,0.25W | 01121 | | | A80R4037<br>A80R4039 | 315-0621-00<br>315-0104-00 | | RES., FXD, CMPSN: 100K OHM, 5%, 0.25W | 01121 | | | | | | , , | | | | A80R4047 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | | | A80R4059 | 315-0273-00 | | RES.,FXD,CMPSN:27K OHM,5%,0.25W | 01121 | CB2735 | | A80R4068 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R5028 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A80R5029 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A80R5031 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R5032 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R5038 | 315-0273-00 | | RES., FXD, CMPSN: 27K OHM, 5%, 0.25W | 01121 | | | A80R5039 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | | | A80R5048 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R5049 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R5052 | 315-0153-00 | | RES., FXD, CMPSN: 15K OHM, 5%, 0.25W | 01121 | CB1535 | | A80R5062 | 315-0332-00 | | RES., FXD, CMPSN: 3.3K OHM, 5%, 0.25W | 01121 | CB3325 | | A80R5064 | 315-0203-00 | • | RES., FXD, CMPSN: 20K OHM, 5%, 0.25W | 01121 | CB2035 | | A80R5111 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R5121 | 315-0222-00 | | RES., FXD, CMPSN: 2.2K OHM, 5%, 0.25W | 01121 | | | A80R5122 | 315-0222-00 | | RES., FXD, CMPSN: 2.2K OHM, 5%, 0.25W | 01121 | | | A80R5129 | 315-0101-00 | | RES., FXD, CMPSN: 100 OHM, 5%, 0.25W | 01121 | | | A80R5131 | 315-0102-00 | | RES.,FXD,CMPSN:1K OHM,5%,0.25W | 01121 | CB1025 | | A80R6031 | 315-0391-00 | | RES., FXD, CMPSN: 390 OHM, 5%, 0.25W | 01121 | CB3915 | | A80R6033 | 321-0382-00 | | RES., FXD, FILM: 93.1K OHM, 1%, 0.125W | 91637 | | | A80R6034 | 321-0341-00 | | RES., FXD, FILM: 34.8K OHM, 1%, 0.125W | 91637 | | | A80R6035 | 321-0350-00 | | RES., FXD, FILM: 43.2K OHM, 1%, 0.125W | 91637 | MFF1816G43201F | | A80R6036 | 321-0341-00 | | RES., FXD, FILM: 34.8K OHM, 1%, 0.125W | 91637 | MFF1816G34801F | | 490B6027 | 221-0261-00 | | DEC EVD ETIM. 2/, 9V AUM 19 A 125U | 01637 | MEE101602/001E | | A80R6037<br>A80R6038 | 321-0341-00<br>321-0352-00 | | RES.,FXD,FILM:34.8K OHM,1%,0.125W<br>RES.,FXD,FILM:45.3K OHM,1%,0.125W | 91637<br>91637 | MFF1816G34801F<br>MFF1816G45301F | | | | | RES., FXD, CMPSN: 470 OHM, 5%, 0.25W | 01121 | CB4715 | | A80R6041<br>A80R6042 | 315-0471-00<br>315-0471-00 | | RES., FXD, CMPSN: 470 OHM, 5%, 0.25W | 01121 | CB4715 | | A80R6044 | 315-0471-00 | | RES., FXD, CMPSN: 470 OHM, 5%, 0.25W | 01121 | | | A80R6045 | 315-0103-00 | | RES., FXD, CMPSN:10K OHM, 5%, 0.25W | | CB1035 | | 400DC050 | | | DEC. TWD OWDON, LOW ORD, 5% C. O.S. | 01101 | CR1025 | | A80R6052 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R6060 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R6061 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R6111 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A80R6121 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A80R6131 | 315-0102-00 | | RES., FXD, CMPSN: 1K OHM, 5%, 0.25W | 01121 | CB1025 | | A80R7010 | 315-0101-00 | | RES., FXD, CMPSN: 100 OHM, 5%, 0.25W | 01121 | CB1015 | | A80R7018 | 315-0101-00 | | RES., FXD, CMPSN: 100 OHM, 5%, 0.25W | 01121 | CB1015 | | A80R7023 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | 01121 | CB3315 | | A80R7024 | 315-0681-00 | | RES., FXD, CMPSN: 680 OHM, 5%, 0.25W | 01121 | CB6815 | | A80R7030 | 307-0547-00 | | RES NTWK, FXD, FI: DUAL, 180 X 390 OHM, 5%, 1.5W | 73138 | 898-5-R180/390 | | A80R7045 | 315-0681-00 | | RES.,FXD,CMPSN:680 OHM,5%,0.25W | 01121 | CB6815 | | A80R7047 | 315-0681-00 | | RES.,FXD,CMPSN:680 OHM,5%,0.25W | 01121 | CB6815 | | A80R7054 | 315-0103-00 | | RES., FXD, CMPSN: 10K OHM, 5%, 0.25W | 01121 | CB1035 | | A80R7055 | 315-0681-00 | | RES., FXD, CMPSN: 680 OHM, 5%, 0.25W | 01121 | CB6815 | | | | | | | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr | Mfr Part Number | | |----------------------|----------------------------|--------------------------------------|---------------------------------------------------------------------------|--------|----------------------|--| | Component No. | rail No. | LII DSCOIIL | Name & Description | - Coue | IVIII FAIL INUIIIUGI | | | A80R7056 | 315-0331-00 | | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | 01121 | CB3315 | | | A80R7060 | 307-0547-00 | | RES NTWK, FXD, FI: DUAL, 180 X 390 OHM, 5%, 1.5W | 73138 | 898-5-R180/390 | | | A80R7065 | 315-0331-00 | RES., FXD, CMPSN: 330 OHM, 5%, 0.25W | | 01121 | CB3315 | | | A80R7066 | 315-0331-00 | | | 01121 | CB3315 | | | A80R7080 | 307-0547-00 | | RES NTWK, FXD, FI: DUAL, 180 X 390 OHM, 5%, 1.5W | 73138 | 898-5-R180/390 | | | A80R7098 | 315-0101-00 | | RES., FXD, CMPSN: 100 OHM, 5%, 0.25W | 01121 | CB1015 | | | A80R7099 | 315-0101-00 | | RES., FXD, CMPSN: 100 OHM, 5%, 0.25W | 01121 | CB1015 | | | A80TP1040 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | | A80TP6021 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | | A80TP6033 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | | A80TP6039 | 214-0579-02 | | TERM, TEST POINT: BRASS | 80009 | 214-0579-02 | | | A80U1010 | 156-0480-02 | | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | SN74LS08NP3 | | | 110001010 | 130 0400 02 | | monothodilybi. Qomb 2 im a omi | 012)) | DIV/ 4EBOOKI 5 | | | A80U1020 | 156-0391-02 | | MICROCIRCUIT, DI: HEX LATCH W/CLEAR | | | | | A80U1030 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | | A80U1040 | 156-0535-00 | | MICROCIRCUIT, DI:TRI-STATE HEX BUFF | 27014 | DM8097M | | | A80U1050 | 156-0470-02 | | MICROCIRCUIT, DI: 8 INP DATA SEL W/3 STATE | | | | | A80U1060 | 156-0470-02 | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | | | | | A80U1070 | 156-0361-00 | | MICROCIRCUIT, DI: UNIV A SYN RCVR XMTR | 80009 | 156-0361-00 | | | A80U1080 | 156-0865-02 | | MICROCIRCUIT, DI: OCTAL D-TYPE FF W/CLEAR | 01295 | SN74LS273NP3 | | | A80U1090 | 156-0530-02 | | MICROCIRCUIT, DI: QUAD 2 INP MUX | 01295 | SN74LS157NP3 | | | A80U1100 | 156-0850-00 | | MICROCIRCUIT, DI: PROGRAMMABLE BIT RATE GEN | 80009 | 156-0850-00 | | | A80U1110 | 156-0470-02 | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | 00007 | 190 0090 00 | | | A80U2010 | 156-0541-02 | | MICROCIRCUIT, DI:DUAL 2 TO 4 LINE DCDR | 01295 | SN74LS139NP3 | | | A80U2020 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | | 74LS74D | | | | 130 0300 03 | | | 07263 | | | | A80U2O3O | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | | A80U2040 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LSOONP3 OR 4 | | | A80U2050 | 156-0470-02 | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | | | | | A80U2060 | 156-0471-02 | | MICROCIRCUIT, DI: DATA 4/1 DATA SEL | _ | | | | A80U2080 | 156-0470-02 | | MICROCIRCUIT, DI: 8 INP DATA SEL W/3 STATE | | | | | A80U2100 | 156-0478-02 | | MICROCIRCUIT, DI: DUAL 4 INP 6 GATE | | SN74LS21NP3 | | | A80U2110 | 156-0470-02 | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | | | | | A80U2120 | 156-0219-02 | | MICROCIRCUIT, DI: 8 BIT PRIORITY ENCODER | | | | | A80U3010 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LS00NP3 OR 4 | | | A80U3020 | 156-0219-02 | | MICROCIRCUIT, DI: 8 BIT PRIORITY ENCODER | | | | | A80U3030 | 156-0392-03 | | MICROCIRCUIT, DI: QUAD LATCH W/CLEAR | 01295 | SN74LS175NP3 | | | A80U3040 | 156-0464-02 | | MICROCIRCUIT, DI: DUAL 4 INP NAND GATE | 01295 | SN74LS20NP3 | | | A80U3050 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LS04N3 | | | A80U3060 | 156-0471-02 | | MICROCIRCUIT, DI: DATA 4/1 DATA SEL | | | | | A80U3070 | 156-0361-00 | | MICROCIRCUIT, DI: UNIV A SYN RCVR XMTR | 80009 | 156-0361-00 | | | A80U3080 | 156-0865-02 | | MICROCIRCUIT, DI: OCTAL D-TYPE FF W/CLEAR | 01295 | SN74LS273NP3 | | | A80U3090 | 156-0530-02 | | MICROCIRCUIT, DI: QUAD 2 INP MUX | 01295 | SN74LS157P3 | | | A80U3100 | 156-0850-00 | | MICROCIRCUIT, DI: PROGRAMMABLE BIT RATE GEN | 80009 | 156-0850-00 | | | A80U3120 | 156-0300-00 | | MICROCIRCUIT, DI: DUAL 4-LINE TO 2-LINE | 80009 | 156-0390-00 | | | A80U312U<br>A80U3130 | 156-0390-00 | | MICROCIRCUIT, DI: DUAL 4-LINE TO 2-LINE MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LS04N3 | | | A80U4010 | 156-0385-02 | | MICROCIRCUIT, DI: QUAD 2-INP ORGATE | 01295 | SN74LS04N3 | | | A80U4010<br>A80U4020 | 156-0479-02<br>156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | | A80U4020<br>A80U4030 | 156-0382-02 | | MICROCIRCUIT, DI: DUAL D FLIF-FLOF MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LSOONP3 OR | | | A80U4040 | 156-0382-02 | | MICROCIRCUIT, DI: TRIPLE 3-INP NOR GATE | 80009 | 156-0718-03 | | | | 150 0/10-03 | | MICROSINOSII, DI. INII MON OMIL | 55007 | -50 0.10 05 | | | A80U4050 | 156-0718-03 | | MICROCIRCUIT, DI:TRIPLE 3-INP NOR GATE | 80009 | 156-0718-03 | | | A80U4060 | 156-0480-02 | • | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | SN74LS08NP3 | | | A80U4080 | 156-0470-02 | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | | | | | A80U4090 | 156-0470-02 | | MICROCIRCUIT, DI:8 INP DATA SEL W/3 STATE | 01 | ann/ | | | A80U4100 | 156-0386-02 | | MICROCIRCUIT, DI:TRIPLE 3-INPUT NAND GATE | 01295 | SN74LS10NP3 | | | A80U4110 | 156-0382-02 | | MICROCIRCUIT, DI: QUAD 2-INP NAND GATE | 01295 | SN74LSOONP3 OR | | | A80U4120 | 156-0390-00 | | MICROCIRCUIT, DI: DUAL 4-LINE TO 2-LINE | 80009 | 156-0390-00 | | | A80U4130 | 156-0388-03 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP | 07263 | 74LS74D | | | A80U5010 | 156-0480-02 | | MICROCIRCUIT, DI: QUAD 2 INP & GATE | 01295 | SN74LSO8NP3 | | | | | | | | | | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |----------------------------------|-------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------| | A80U5020<br>A80U5030<br>A80U5040 | 156-0388-03<br>156-0411-00<br>156-0153-02 | | MICROCIRCUIT, DI: DUAL D FLIP-FLOP<br>MICROCIRCUIT, LI: QUAD-COMP, SGL SUPPLY<br>MICROCIRCUIT, DI: HEX INVERTER BUFFER | 07263<br>27014<br>27014 | 74LS74D<br>LM339N<br>DM8006 | | A80U5050 | 156-0405-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 07263 | 9602 (PC OR DC) | | A80U5060 | 156-0405-00 | | MICROCIRCUIT, DI: DUAL RETRIG MONOSTABLE MV | 07263 | 9602 (PC OR DC) | | A80U5070 | 156-1065-00 | | MICROCIRCUIT, DI: OCTAL D TYPE TRANS LATCHES | 01295 | SN74LS373N OR J | | A80U5080 | 160-0399-00 | | MICROCIRCUIT, DI:1024 X 8 PROM | 80009 | 160-0399-00 | | A80U5090 | 160-0400-00 | | MICROCIRCUIT, DI: 1024 X 8 PROM | 80009 | 160-0400-00 | | A80U5100 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A80U5110 | 156-0385-02 | | MICROCIRCUIT, DI:HEX INVERTER | 01295 | SN74LS04N3 | | A80U5120 | 156-0382-02 | | MICROCIRCUIT, DI:QUAD 2-INP NAND GATE | 01295 | SN74LS00NP3 OR 4 | | A80U5130 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LS04N3 | | A80U6010 | 156-0383-02 | | MICROCIRCUIT, DI: QUAD 2-INP NOR GATE | 80009 | 156-0383-02 | | A80U6020 | 156-0385-02 | | MICROCIRCUIT, DI: HEX INVERTER | 01295 | SN74LS04N3 | | A80U6040 | 156-0645-02 | | MICROCIRCUIT, DI: SCHMITT-TRIG POS-NAND | 01295 | SN74LS14 | | A80U6050 | 156-0645-02 | | MICROCIRCUIT, DI:SCHMITT-TRIG POS-NAND | 01295 | SN74LS14 | | A80U6060 | 156-0767-00 | | MICROCIRCUIT, DI: HEX GATE | 04713 | MC14572UBCP OR L | | A80U6070 | 156-0653-02 | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A80U6080 | 156-0653-02 | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A80U6090 | 156-0653-02 | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A80U6100 | 156-0539-01 | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUS COMPTR | | | | A80U6110 | 156-0539-01 | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUX COMPTR | | | | A80U6130 | 156-0539-01 | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUS COMPTR | | | | A80U7020 | 156-0653-02 | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A80U7040 | 156-0455-02 | | MICROCIRCUIT, DI: HEX BUS RECEIVER | | | | A80U7050 | 156-0653-02 | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A80U7070 | 156-0653-02 | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A80U7090 | 156-0653-02 | | MICROCIRCUIT, DI: QUAD UNIFIED BUS XCVR INV | | | | A80U7100 | 156-0866-00 | | MICROCIRCUIT, DI:13 INP NAND GATES | 04713 | SN74LS133 | | A80U7110 | 156-0539-01 | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUS COMPTR | | | | A80U7130 | 156-0539-01 | | MICROCIRCUIT, DI: 6 BIT UNIFIED BUS COMPTR | | | | A80VR6032 | 152-0437-00 | | SEMICOND DEVICE: ZENER, SI, 8.2V, 2%, 0.4W | 14552 | | | A80W1098 | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | L-2007-1 | | A80W2094 | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | L-2007-1 | | A80W2095 | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | L-2007-1 | | A80W3092 | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A80W4016B | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A80W4019A | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A80W4031A | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | L-2007-1 | | A80W4042A | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | L-2007-1 | | A80W4043A | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | L-2007-1 | | A80W4045B | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A80W5061 | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A80W6101A | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | L-2007-1 | | A80W7012B | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A80W7013A | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A80W7016B | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | | L-2007-1 | | A80W7018A | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A80Y3111 | 158-0124-00 | | XTAL UNIT,QTZ:2.4576 MHZ,0.05% PARALLEL | 75378 | MP-024 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | | Mfr Part Number | |-----------------|-----------------------|--------------------------------|-----------------------------------------------|-------|--------------------| | - Component No. | 1 411 140. | En Docont | Trainio & Bosoniphion | | Will Talk Hallibor | | A90 | | | CKT BOARD ASSY: SD COMM ADAPTER | 72982 | | | A90C1041 | 283-0193-00 | | CAP., FXD, CER DI:510PF, 2%, 100V | | | | A90C1042 | 283-0193-00 | | CAP., FXD, CER DI:510PF, 2%, 100V | | 8121N130C0G0511( | | A90C2012 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | | 8005D9AABZ5U1041 | | A90C2014 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | | | A90C2015 | 281-0775-00 | | CAP., FXD, CER DI:0.1UF, 20%, 50V | 72982 | 8005D9AABZ5U1041 | | A90C2016 | 283-0095-00 | | CAP., FXD, CER DI:56PF, 10%, 200V | 72982 | 855-535A560K | | A90C2017 | 283-0095-00 | | CAP., FXD, CER DI: 56PF, 10%, 200V | 72982 | 855-535A560K | | A90C3021 | 283-0193-00 | | CAP., FXD, CER DI:510PF, 2%, 100V | 72982 | 8121N130C0G05110 | | A90C3022 | 283-0193-00 | | CAP.,FXD,CER DI:510PF,2%,100V | 72982 | 8121N130C0G05110 | | A90C3O31 | 283-0193-00 | | CAP., FXD, CER DI:510PF, 2%, 100V | 72982 | 8121N130C0G0511( | | A90C3032 | 283-0193-00 | | CAP., FXD, CER DI:510PF, 2%, 100V | 72982 | 8121N130C0G0511C | | A90CR1041 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A90CR1042 | 152-0141-02 | | SEMICOND DEVICE: SILICON, 30V, 50NA | 01295 | 1N4152R | | A90Q1011 | 151-0190-00 | | TRANSISTOR: SILICON, NPN | 07263 | S032677 | | A90R1011 | 315-0332-00 | | RES., FXD, CMPSN: 3.3K OHM, 5%, 0.25W | 01121 | CB3325 | | A90R1021 | 315-0123-00 | | RES., FXD, CMPSN: 12K OHM, 5%, 0.25W | 01121 | CB1235 | | A90R1022 | 315-0123-00 | | RES., FXD, CMPSN: 12K OHM, 5%, 0.25W | 01121 | CB1235 | | A90R1031 | 131-0566-00 | | BUS CONDUCTOR: DUMMY RES, 2.375, 22 AWG | 55210 | L-2007-1 | | A90R1033 | 315-0123-00 | | RES., FXD, CMPSN: 12K OHM, 5%, 0.25W | 01121 | CB1235 | | A90R1034 | 315-0123-00 | | RES., FXD, CMPSN: 12K OHM, 5%, 0.25W | 01121 | CB1235 | | A90R1041 | 315-0123-00 | | RES., FXD, CMPSN: 12K OHM, 5%, 0.25W | 01121 | CB1235 | | A90R1042 | 315-0123-00 | | RES., FXD, CMPSN: 12K OHM, 5%, 0.25W | 01121 | CB1235 | | A90R1043 | 315-0101-00 | | RES.,FXD,CMPSN:100 OHM,5%,0.25W | 01121 | CB1015 | | A90R2011 | 315-0123-00 | | RES.,FXD,CMPSN:12K OHM,5%,0.25W | 01121 | CB1235 | | A90R2021 | 315-0123-00 | | RES., FXD, CMPSN: 12K OHM, 5%, 0.25W | 01121 | CB1235 | | A90R2022 | 315-0201-00 | | RES., FXD, CMPSN: 200 OHM, 5%, 0.25W | 01121 | CB2015 | | A90R2023 | 315-0201-00 | | RES., FXD, CMPSN: 200 OHM, 5%, 0.25W | 01121 | CB2015 | | A90R2035 | 315-0201-00 | | RES., FXD, CMPSN: 200 OHM, 5%, 0.25W | 01121 | CB2015 | | A90R2036 | 315-0201-00 | | RES.,FXD,CMPSN:200 OHM,5%,0.25W | 01121 | CB2015 | | A90R2037 | 315-0332-00 | | RES., FXD, CMPSN: 3.3K OHM, 5%, 0.25W | 01121 | CB3325 | | A90R2042 | 315-0201-00 | | RES., FXD, CMPSN: 200 OHM, 5%, 0.25W | 01121 | CB2015 | | A90R2043 | 315-0201-00 | | RES., FXD, CMPSN: 200 OHM, 5%, 0.25W | 01121 | CB2015 | | A90R2044 | 315-0201-00 | | RES., FXD, CMPSN: 200 OHM, 5%, 0.25W | 01121 | CB2015 | | A90R2045 | 315-0201-00 | | RES., FXD, CMPSN: 200 OHM, 5%, 0.25W | 01121 | CB2015 | | A90R3011 | 315-0332-00 | | RES.,FXD,CMPSN:3.3K OHM,5%,0.25W | 01121 | CB3325 | | A90R3012 | 315-0332-00 | | RES., FXD, CMPSN: 3.3K OHM, 5%, 0.25W | 01121 | CB3325 | | A90R3013 | 315-0106-00 | | RES., FXD, CMPSN: 10M OHM, 5%, 0.25W | 01121 | CB1065 | | A90SW2040 | 263-0042-00 | | SWITCH SL ASSY: B-SOURCE | 80009 | 263-0042-00 | | A90U2011 | 156-1150-00 | | MICROCIRCUIT, LI: VOLTAGE REGULATOR, NEGATIVE | 04713 | MC79L05ACP | | A90U3020 | 156-0850-00 | | MICROCIRCUIT, DI: PROGRAMMABLE BIT RATE GEN | 80009 | 156-0850-00 | | A90U3025 | 156-1315-00 | | MICROCIRCUIT, INTFC: QUAD DIFFERENTIAL RCVR | | * | | A90U3030 | 156-1316-00 | | MICROCIRCUIT, INTFC: QUAD 3 STATE SINGLE ENDE | :D | | | A90U3035 | 156-1316-00 | | MICROCIRCUIT, INTFC: QUAD 3 STATE SINGLE ENDE | D | | | A90U3040 | 156-1315-00 | | MICROCIRCUIT, INTFC: QUAD DIFFERENTIAL RCVR | | * | | A90U3045 | 156-0544-02 | | MICROCIRCUIT, DI:8 BIT ADDRESSABLE LCH | | | | A90Y3010 | 158-0124-00 | | XTAL UNIT,QTZ:2.4576 MHZ,0.05% PARALLEL | 75378 | MP-024 | | Component No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Name & Description | Mfr<br>Code | Mfr Part Number | |----------------------------------------------|-------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------| | | | | CHASSIS PARTS | | | | В610 | 119-0721-00 | | FAN, VENTILATING: 75 CFM, 7W, 115VAC, 50/60HZ | 82877 | 027119 | | DS1032<br>DS1038<br>DS1052 | 150-1064-00<br>150-1064-00<br>150-0093-01 | | LT EMITTING DIO:YELLOW,585NM,40 MA MAX<br>LT EMITTING DIO:YELLOW,585NM,40 MA MAX<br>LAMP,INCAND:5V,0.06A,0.05MSCP,SEL | 50522<br>50522<br>87034 | MV5374C | | F000<br>F651 | 159-0025-00<br>159-0013-00 | | FUSE, CARTRIDGE: 3AG, 0.5A, 250V, FAST-BLOW FUSE, CARTRIDGE: 3AG, 6A, 125V, 7SEC | 71400<br>71400 | | | FL652 | 119-1306-00 | | FILTER, RFI: 6A, 250V, 50-400HZ | | | | J1012<br>J2012 | 131-0955-01<br>131-0955-01 | | CONN, RCPT, ELEC: BNC, FEMALE, MODIFIED CONN, RCPT, ELEC: BNC, FEMALE, MODIFIED | 80009<br>80009 | 131-0955-01<br>131-0955-01 | | \$615<br>\$650<br>\$1014<br>\$1024<br>\$1045 | 260-1967-00<br>260-1989-00<br>260-1867-00<br>260-1868-00<br>260-2028-00 | | SWITCH, SLIDE: DPDT 5A/250V, 10A/125V MKD<br>SWITCH, ROCKER: DPST, 16A, 250VAC<br>SWITCH, TOGGLE: SPDT, 0.4A, 20V<br>SWITCH, TOGGLE: SPDT, 0.4A, 20V<br>SWITCH, ROCKER: DPDT, 0.4VA, 20VAC | 000FJ<br>09353<br>09353 | 1602.0121<br>7108-J61-CB8<br>7101-J61-CB8 | | т660 | 120-1256-00 | | XFMR, PWR, STPDN: | 80009 | 120-1256-00 | 2975- # REPLACEABLE MECHANICAL PARTS #### PARTS ORDERING INFORMATION Replacement parts are available from or through your local Tektronix, Inc. Field Office or representative. Changes to Tektronix instruments are sometimes made to accommodate improved components as they become available, and to give you the benefit of the latest circuit improvements developed in our engineering department. It is therefore important, when ordering parts, to include the following information in your order: Part number, instrument type or number, serial number, and modification number if applicable. If a part you have ordered has been replaced with a new or improved part, your local Tektronix, Inc. Field Office or representative will contact you concerning any change in part number. Change information, if any, is located at the rear of this manual #### SPECIAL NOTES AND SYMBOLS X000 Part first added at this serial number 00X Part removed after this serial number #### FIGURE AND INDEX NUMBERS Items in this section are referenced by figure and index numbers to the illustrations. #### **INDENTATION SYSTEM** This mechanical parts list is indented to indicate item relationships. Following is an example of the indentation system used in the description column. 1 2 3 4 5 Name & Description Assembly and/or Component Attaching parts for Assembly and/or Component Detail Part of Assembly and/or Component Attaching parts for Detail Part Parts of Detail Part Attaching parts for Parts of Detail Part Attaching Parts always appear in the same indentation as the item it mounts, while the detail parts are indented to the right. Indented items are part of, and included with, the next higher indentation. The separation symbol - - - \* - - - indicates the end of attaching parts. Attaching parts must be purchased separately, unless otherwise specified. #### **ITEM NAME** In the Parts List, an Item Name is separated from the description by a colon (:). Because of space limitations, an Item Name may sometimes appear as incomplete. For further Item Name identification, the U.S. Federal Cataloging Handbook H6-1 can be utilized where possible. #### **ABBREVIATIONS** | # ACTR ADPTR ALIGN AL ASSEM ASSEY ATTEN AWG BD BRKT BRS BRZ BSHG CAB | INCH NUMBER SIZE ACTUATOR ADAPTER ALIGNMENT ALUMINUM ASSEMBLED ASSEMBLY ATTENUATOR AMERICAN WIRE GAGE BOARD BRACKET BRASS BRONZE BUSHING CABINET | ELCTRN ELEC ELCTLT ELEM EPL EOPT EXT FIL FLEX FLH FLTR FR FSTNR FT FXD GSKT | ELECTRON ELECTRICAL ELECTROLYTIC ELEMENT ELECTRICAL PARTS LIST EQUIPMENT EXTERNAL FILLISTER HEAD FLEXIBLE FLAT HEAD FILTER FRAME or FRONT FASTENER FOOT FIXED GASKET | OBD<br>OD<br>OVH<br>PH BRZ<br>PL<br>PLSTC | INCH INCANDESCENT INSULATOR INTERNAL LAMPHOLDER MACHINE MECHANICAL MOUNTING NIPPLE NOT WIRE WOUND ORDER BY DESCRIPTION OUTSIDE DIAMETER OVAL HEAD PHOSPHOR BRONZE PLAIN OF PLATE PLASTIC | SHLD SHLDR SKT SL SLFLKG SLVG SPR SO SST STL SW T TERM | SINGLE END SECTION SECTION SHICONDUCTOR SHIELD SHOULDERED SOCKET SLIDE SELF-LOCKING SLEEVING SPRING SOUARE STAINLESS STEEL STEEL SWITCH TUBE TERMINAL | |----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | | | FLH | FLAT HEAD | | | | | | BD | BOARD | FLTR | FILTER | OBD | | | | | BRKT | BRACKET | FR | FRAME or FRONT | OD | | | | | BRS | BRASS | FSTNR | FASTENER | OVH | | STL | STEEL | | BRZ | BRONZE | FT | FOOT | PH BRZ | | SW | | | BSHG | BUSHING | FXD | FIXED | PL | | T | | | CAB | CABINET | GSKT | GASKET | PLSTC | | TERM | | | CAP | CAPACITOR | HDL | HANDLE | PN | PART NUMBER | THD | THREAD | | CER | CERAMIC | HEX | HEXAGON | PNH | PAN HEAD | THK | THICK | | CHAS | CHASSIS | HEX HD | HEXAGONAL HEAD | PWR | POWER | TNSN | TENSION | | CKT | CIRCUIT | HEX SOC | HEXAGONAL SOCKET | RCPT | RECEPTACLE | TPG | TAPPING | | COMP | COMPOSITION | HLCPS | HELICAL COMPRESSION | RES | RESISTOR | TRH | TRUSS HEAD | | CONN | CONNECTOR | HLEXT | HELICAL EXTENSION | RGD | RIGID | V | VOLTAGE | | COV | COVER | HV | HIGH VOLTAGE | RLF | RELIEF | VAR | VARIABLE | | CPLG | COUPLING | IC | INTEGRATED CIRCUIT | RTNR | RETAINER | W/ | WITH | | CRT | CATHODE RAY TUBE | ID | INSIDE DIAMETER | SCH | SOCKET HEAD | WSHR | WASHER | | DEG | DEGREE | IDENT | IDENTIFICATION | SCOPE | OSCILLOSCOPE | XFMR | TRANSFORMER | | DWR | DRAWER | IMPLR | IMPELLER | SCR | SCREW | XSTR | TRANSISTOR | # Replaceable Mechanical Parts—8501 DMU Preliminary Service # CROSS INDEX—MFR. CODE NUMBER TO MANUFACTURER | S3629 PANEL COMPONENTS CORP. 2015 SECOND ST. BERKELEY, CA 94170 | Mfr. Code | Manufacturer | Address | City, State, Zip | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------|----------------------------------|-----------------------------| | 000HJ RATEL ELECTRONICS 948 BENICIA AVE. SUNNYVALE, CA 94086 000HL STURGES MFG INC. P.O. DEAWER 59 UTICA, N.Y. 13503 00779 AMP, INC. P.O. BOX 3608 HARRISBURG, PA 17105 01881 ANACONDA AMERICAN BRASS COMPANY, A DIV. OF ANACONDA COMPANY 414 MEADOW STREET WATERBURY, CT 06720 05574 VIKING INDUSTRIES, INC. 21001 NORDHOFF STREET CHATSWORTH, CA 91311 05820 WAKEFIELD ENGINEERING, INC. AUDUBON ROAD WAKEFIELD, MA 01880 06383 PANDULT CORPORATION 17301 RIDGELAND TINLEY PARK, IL 60477 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE P O BOX 34829 DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. | S3629 | PANEL COMPONENTS CORP. | 2015 SECOND ST. | BERKELEY, CA 94170 | | 000HL STURGES MFG INC. P.O. DEAWER 59 UTICA, N.Y. 13503 00779 AMP, INC. P.O. BOX 3608 HARRISBURG, PA 17105 01881 ANACONDA AMERICAN BRASS COMPANY, A DIV. OF ANACONDA COMPANY 414 MEADOW STREET WATERBURY, CT 06720 05574 VIKING INDUSTRIES, INC. 21001 NORDHOFF STREET CHATSWORTH, CA 91311 05820 WAKEFIELD ENGINEERING, INC. AUDUBON ROAD WAKEFIELD, MA 01880 06383 PANDUIT CORPORATION 17301 RIDGELAND TINLEY PARK, IL 60477 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE P O BOX 34829 DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINIG AND MFG. CO., ELECTRO 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. <td>000вн</td> <td>FAB-TEK</td> <td>17 SUGAR HALLOW ROAD</td> <td>DANBURY, CT 06810</td> | 000вн | FAB-TEK | 17 SUGAR HALLOW ROAD | DANBURY, CT 06810 | | 000HL STURGES MFG INC. P.O. DEAWER 59 UTICA, N.Y. 13503 00779 AMP, INC. P.O. BOX 3608 HARRISBURG, PA 17105 01881 ANACONDA AMERICAN BRASS COMPANY, A DIV. OF ANACONDA COMPANY 414 MEADOW STREET WATERBURY, CT 06720 05574 VIKING INDUSTRIES, INC. 21001 NORDHOFF STREET CHATSWORTH, CA 91311 05820 WAKEFIELD ENGINEERING, INC. AUDUBON ROAD WAKEFIELD, MA 01880 06383 PANDUIT CORPORATION 17301 RIDGELAND TINLEY PARK, IL 60477 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 | 000HJ | RATEL ELECTRONICS | 948 BENICIA AVE. | SUNNYVALE, CA 94086 | | ANACONDA AMERICAN BRASS COMPANY, A DIV. OF ANACONDA COMPANY OF ANACONDA COMPANY 414 MEADOW STREET WATERBURY, CT 06720 05574 VIKING INDUSTRIES, INC. 21001 NORDHOFF STREET CHATSWORTH, CA 91311 05820 WAKEFIELD ENGINEERING, INC. AUDUBON ROAD WAKEFIELD, MA 01880 06383 PANDUIT CORPORATION 17301 RIDGELAND TINLEY PARK, IL 60477 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE P O BOX 34829 DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION MINESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 000HL | STURGES MFG INC. | P.O. DEAWER 59 | | | OF ANACONDA COMPANY VIKING INDUSTRIES, INC. 21001 NORDHOFF STREET CHATSWORTH, CA 91311 05820 WAKEFIELD ENGINEERING, INC. AUDUBON ROAD WAKEFIELD, MA 01880 06383 PANDUIT CORPORATION 17301 RIDGELAND TINLEY PARK, IL 60477 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE P O BOX 34829 DALLAS, TX 75234 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION MY CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 00779 | AMP, INC. | P O BOX 3608 | HARRISBURG, PA 17105 | | 05574 VIKING INDUSTRIES, INC. 21001 NORDHOFF STREET CHATSWORTH, CA 91311 05820 WAKEFIELD ENGINEERING, INC. AUDUBON ROAD WAKEFIELD, MA 01880 06383 PANDUIT CORPORATION 17301 RIDGELAND TINLEY PARK, IL 60477 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE P O BOX 34829 DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 01881 | ANACONDA AMERICAN BRASS COMPANY, A DIV. | | • | | 05820 WAKEFIELD ENGINEERING, INC. AUDUBON ROAD WAKEFIELD, MA 01880 06383 PANDUIT CORPORATION 17301 RIDGELAND TINLEY PARK, IL 60477 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | | OF ANACONDA COMPANY | 414 MEADOW STREET | WATERBURY, CT 06720 | | 06383 PANDUIT CORPORATION 17301 RIDGELAND TINLEY PARK, IL 60477 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE P O BOX 34829 DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 05574 | VIKING INDUSTRIES, INC. | 21001 NORDHOFF STREET | CHATSWORTH, CA 91311 | | 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 13103 THERMALLOY COMPANY, INC. 2021 W VALLEY VIEW LANE P O BOX 34829 DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 05820 | WAKEFIELD ENGINEERING, INC. | AUDUBON ROAD | WAKEFIELD, MA 01880 | | 12327 FREEWAY CORPORATION 9301 ALLEN DRIVE CLEVELAND, OH 44125 | 06383 | PANDUIT CORPORATION | 17301 RIDGELAND | TINLEY PARK, IL 60477 | | P O BOX 34829 DALLAS, TX 75234 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 12327 | FREEWAY CORPORATION | 9301 ALLEN DRIVE | • | | 15476 DIGITAL EQUIPMENT CORP. 146 MAIN ST. MAYNARD, MA 01754 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 53387 MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 13103 | THERMALLOY COMPANY, INC. | 2021 W VALLEY VIEW LANE | • | | 22526 BERG ELECTRONICS, INC. YOUK EXPRESSWAY MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION THOMAS AND BETTS COMPANY ATLANTIC INDIA RUBBER WORKS, INC. 71468 ITT CANNON ELECTRIC YOUK EXPRESSWAY NEW CUMBERLAND, PA 17070 ST. PAUL, MN 55101 59730 BUTLER ST. ELIZABETH, NJ 07207 CHICAGO, IL 60607 SANTA ANA, CA 92702 | | | P O BOX 34829 | DALLAS, TX 75234 | | MINNESOTA MINING AND MFG. CO., ELECTRO PRODUCTS DIVISION 59730 THOMAS AND BETTS COMPANY THOMAS AND BETTS COMPANY THOMAS ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 T1468 CHICAGO, IL 60607 SANTA ANA, CA 92702 | 15476 | DIGITAL EQUIPMENT CORP. | 146 MAIN ST. | MAYNARD, MA 01754 | | PRODUCTS DIVISION 3M CENTER ST. PAUL, MN 55101 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 22526 | BERG ELECTRONICS, INC. | YOUK EXPRESSWAY | NEW CUMBERLAND, PA 17070 | | 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 53387 | MINNESOTA MINING AND MFG. CO., ELECTRO | | • | | 59730 THOMAS AND BETTS COMPANY 36 BUTLER ST. ELIZABETH, NJ 07207 70485 ATLANTIC INDIA RUBBER WORKS, INC. 571 W. POLK ST. CHICAGO, IL 60607 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | | PRODUCTS DIVISION | 3M CENTER | ST. PAUL, MN 55101 | | 71468 ITT CANNON ELECTRIC 666 E. DYER RD. SANTA ANA, CA 92702 | 59730 | THOMAS AND BETTS COMPANY | 36 BUTLER ST. | | | | 70485 | ATLANTIC INDIA RUBBER WORKS, INC. | 571 W. POLK ST. | CHICAGO, IL 60607 | | | 71468 | ITT CANNON ELECTRIC | 666 E. DYER RD. | SANTA ANA, CA 92702 | | 71785 TRW, CINCH CONNECTORS 1501 MORSE AVENUE ELK GROVE VILLAGE, IL 60007 | 71785 | TRW, CINCH CONNECTORS | 1501 MORSE AVENUE | ELK GROVE VILLAGE, IL 60007 | | 73743 FISCHER SPECIAL MFG. CO. 446 MORGAN ST. CINCINNATI, OH 45206 | 73743 | FISCHER SPECIAL MFG. CO. | 446 MORGAN ST. | CINCINNATI, OH 45206 | | 73803 TEXAS INSTRUMENTS, INC., METALLURGICAL | 73803 | TEXAS INSTRUMENTS, INC., METALLURGICAL | | | | MATERIALS DIV. 34 FOREST STREET ATTLEBORO, MA 02703 | | MATERIALS DIV. | 34 FOREST STREET | ATTLEBORO, MA 02703 | | 75037 MINNESOTA MINING & MFG CO. ELECTRO | 75037 | MINNESOTA MINING & MFG CO. ELECTRO | | | | PRODUCTS DIV. 3M CENTER ST. PAUL, MN 55101 | | PRODUCTS DIV. | 3M CENTER | ST. PAUL, MN 55101 | | 75915 LITTELFUSE, INC. 800 E. NORTHWEST HWY DES PLAINES, IL 60016 | 75915 | LITTELFUSE, INC. | 800 E. NORTHWEST HWY | DES PLAINES, IL 60016 | | 76381 MINNESOTA MINING AND MFG. CO. 3M CENTER ST. PAUL, MN 55101 | 76381 | MINNESOTA MINING AND MFG. CO. | 3M CENTER | ST. PAUL, MN 55101 | | 78189 ILLINOIS TOOL WORKS, INC. | 78189 | ILLINOIS TOOL WORKS, INC. | | | | SHAKEPROOF DIVISION ST. CHARLES ROAD ELGIN, IL 60120 | | SHAKEPROOF DIVISION | ST. CHARLES ROAD | ELGIN, IL 60120 | | 80009 TEKTRONIX, INC. POBOX 500 BEAVERTON, OR 97077 | 80009 | TEKTRONIX, INC. | P O BOX 500 | BEAVERTON, OR 97077 | | 83385 CENTRAL SCREW CO. 2530 CRESCENT DR. BROADVIEW, IL 60153 | 83385 | CENTRAL SCREW CO. | 2530 CRESCENT DR. | BROADVIEW, IL 60153 | | 85471 BOYD, A. B., CO. 2527 GRANT AVENUE SAN LEANDRO, CA 94579 | 85471 | BOYD, A. B., CO. | 2527 GRANT AVENUE | SAN LEANDRO, CA 94579 | | 86445 PENN FIBRE AND SPECIALTY CO., INC. 2032 E. WESTMORELAND ST. PHILADELPHIA, PA 19134 | 86445 | PENN FIBRE AND SPECIALTY CO., INC. | 2032 E. WESTMORELAND ST. | PHILADELPHIA, PA 19134 | | 91506 AUGAT, INC. 33 PERRY AVE. ATTLEBORO, MA 02703 | 91506 | | 33 PERRY AVE. | ATTLEBORO, MA 02703 | | 93907 CAMCAR SCREW AND MFG. CO. 600 18TH AVE. ROCKFORD, IL 61101 | 93907 | CAMCAR SCREW AND MFG. CO. | 600 18TH AVE. | ROCKFORD, IL 61101 | | 95238 CONTINENTAL CONNECTOR CORP. 34-63 56TH ST. WOODSIDE, NY 11377 | 95238 | CONTINENTAL CONNECTOR CORP. | 34-63 56TH ST. | WOODSIDE, NY 11377 | | 98159 RUBBER TECK, INC. 19115 HAMILTON AVE., P O BOX 389 GARDENA, CA 90247 | 98159 | RUBBER TECK, INC. | 19115 HAMILTON AVE., P O BOX 389 | GARDENA, CA 90247 | | F: 0 | | | | | | | | |------------------------|-----------------------|--------------------------------|--------|--------------------------------------------|---------------------------------------------------|----------------|------------------| | Fig. &<br>Index<br>No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Qty | 1 2 3 4 5 | Name & Description | Mfr<br>Code | Mfr Part Number | | | | | | | | | | | 1-1<br>-2 | 333-2575-00 | | 1<br>1 | PANEL, FRONT: CONTE<br>SWITCH, ROCKER: (SE | | 80009 | 333-2575-00 | | -3 | 352-0157-00 | | _ | LAMPHOLDER: WHITE | | 80009 | 352-0157-00 | | -4 | 378-0602-00 | | 1 | LENS, LIGHT: GREEN | | 80009 | 378-0602-00 | | | 378-0602-01 | | 2 | LENS, LIGHT: AMBER | | 80009 | 378-0602-01 | | <b>-</b> 5 | | | 3 | LT EMITTIN DIO:(S | SEE DS1032,DS1038,DS1052 REPL) | | | | -6 | 200-0935-00 | | | | 0.29 OD X 0.19 CASE | 80009 | 200-0935-00 | | -7 | 214-2964-00 | | 2 | SPRING, PANEL: COPE | | 80009 | 214-2964-00 | | -8 | 210-0586-00 | | 4 | | TTACHING PARTS)<br>4-40 X 0.25,STL CD PL | 83385 | 211-041800-00 | | -9 | 343-0831-00 | | 2 | RETAINER, SPR: ALUM | | 80009 | 343-0831-00 | | -10 | | | 2 | | * | | | | -10<br>-11 | | | 2<br>1 | | EE S1014 AND S1024 REPL) RONT PANEL(SEE A30 REPL) | | | | 11 | | | 1 | | TTACHING PARTS) | | | | -12 | 211-0116-00 | | 2 | | -40 X 0.312 INCH, PNH BRS | 83385 | OBD | | | | | _ | . CKT BOARD ASSY | *<br>INCLUDE: | | | | -13 | 131-0608-00 | | | | .365 L X 0.025 PH BRZ GOLD | 22526 | 47357 | | | 386-4226-00 | | ì | SUBPANEL, FRONT: CO | | 80009 | 386-4226-00 | | | 129-0851-00 | | 3 | • | 9 L W/6-32 INT THD | 80009 | 129-0851-00 | | -16 | 210-0006-00 | | 3 | • | NTL,0.018THK,STL CD PL | 78189 | 1206-00-00-0541C | | -17 | 210-0802-00 | | 3 | · | ID X 0.312 INCH OD | 12327 | OBD | | -18 | 378-0149-00 | | 2 | GRILL, PLASTIC: 5.6 | | 80009 | 378-0149-00 | | -19 | 101-0065-00 | | 1 | TRIM, DECORATIVE: | | 80009 | 101-0065-00 | | -20 | 211-0507-00 | | 3 | | TTACHING PARTS)<br>32 X 0.312 INCH,PNH STL | 02205 | ORD | | -21 | 211-0507-00 | | 4 | | 32 X 0.512 INCH, FNH 51L | 83385<br>83385 | OBD<br>OBD | | | | | | | * | | | | -22 | 220-0884-00 | | 4 | NUT BAR: 0.312 SQ (AT | X 3.234 L<br>TTACHING PARTS) | 80009 | 220-0884-00 | | -23 | 211-0512-00 | | 8 | SCREW, MACHINE: 6-3 | 32 X 0.50" 100 DEG,FLH STL | 83385 | OBD | | -24 | 426-1624-02 | | 1 | | EN FRONT, 10.5 X FULL RACK | 80009 | 426-1624-02 | | -25 | | | 1 | SUBPANEL, FRONT: | , | 80009 | 386-4227-00 | | -26 | 390-0749-02 | | 1 | CABINET BOTTOM: TE | EK TAN | 80009 | 390-0749-02 | | | 390-0752-02 | | 1 | CABINET TOP: TEK T | TAN | 80009 | 390-0752-02 | | -27 | 390-0750-02 | | | CABINET SIDE: TEK | | 80009 | 390-0750-02 | | | 124-0367-02 | | 1 | STRIP, TRIM: CORNER | | 80009 | 124-0367-02 | | -29 | 426-1649-00 | | 1 | • | PPER LEFT/LOWER RIGHT RAIL TTACHING PARTS) | 80009 | 426-1649-00 | | -30 | 211-0507-00 | | 4 | | 32 X 0.312 INCH, PNH STL | 83385 | OBD | | -31 | 213-0863-00 | | 2 | SCREW, TPG, TF: 8-32 | · · · · · · · · · · · · · · · · · · · | 80009 | 213-0863-00 | | -32 | 348-0617-02 | | 2 | FOOT, CABINET: BOT, | - | 80009 | 348-0617-02 | | | 124-0366-02 | | 1 | | R, BOTTOM, PVC, TEK TAN | 80009 | 124-0366-02 | | -34 | 426-1651-00 | | 1 | FR SECT, CORNER: UF | PPER RIGHT/LOWER LEFT RAIL | 80009 | 426-1651-00 | | -35 | 211-0507-00 | | 4 | | 32 X 0.312 INCH, PNH STL | 83385 | OBD | | | 213-0863-00 | | 2 | SCREW, TPG, TF:8-32 | 2 X 1.375 TAPTITE | 80009 | 213-0863-00 | | -36 | 441-1495-00 | | 1 | CHAS, FLEX DRUN: AL | *<br>IMINIM | 80009 | 441-1495-00 | | -30 | <del></del> | | 1 | • | CTACHING PARTS) | 00003 | 771 1777 UU | | -37 | 212-0023-00 | | 6 | , | 32 X 0.375 INCH, PNH STL | 83385 | OBD | | -38 | 211-0559-00 | | 4 | • | 32 X 0.375"100 DEG,FLH STL | 83385 | OBD | | -39 | 426-1652-00 | | 1 | FR SECT, DEV UN: SI | | 80009 | 426-1652-00 | | | | | | (AT | TTACHING PARTS) | | | | -40 | 213-0863-00 | | 2 | CREW, TPG, TF:8-32 | X 1.375, TAPTITE | 80009 | 213-0863-00 | | | | | | | | | | | Fig. &<br>Index<br>No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont Q | ty | 1 2 3 4 5 | Name & Description | Mfr<br>Code | Mfr Part Number | |------------------------|----------------------------|----------------------------------|----|------------------------------------------------|------------------------------------------------------|----------------|-------------------------| | 2-1 | 175-2588-00 | 1 | 1 | CA ASSY, SP, ELEC; 8,2 | 2 AUC 9 0 I | 80009 | 175-2588-00 | | -2 | 175-2813-00 | | | CA ASSY, SP, ELEC; 34, | | | OBD | | -3 | | | | CABLE ASSY: (SEE FIG | • | 000110 | 0.00 | | -4 | | | | CKT BOARD ASSY: BACK | | | | | | | | | | CHING PARTS) | | | | <b>-</b> 5 | 211-0601-00 | 5 | 5 | SCR, ASSEM WSHR: 6-32 | X 0.312, DOUBLE SEMS | 83385 | OBD | | | | | | | - * | | | | 4 | 121 1/25 00 | - | | . CKT BOARD ASSY IN | | 00506 | (5501 106 | | -6<br>-7 | 131-1425-00<br>131-2240-00 | | | | ANGLE, 0.150" L, STR OF 36 | 22526<br>05574 | 65521-136 | | -8 | 131-2240-00 | | | . CONN, RCPT, ELEC: CK' . LINK, TERM. CONNE: 2 | | 00779 | 000201-5444<br>530153-1 | | -9 | 131-1343-00 | | | . TERM. SET, PIN: 36- | | 22526 | 65501-136 | | | 131-1973-00 | | | · · · · · · · · · · · · · · · · · · · | T BD, 36 CONT W/O MTG TABS | 15476 | H807 | | -11 | 131-2409-00 | ] | | . CONN, RCPT, ELEC: CK | | 75037 | 3496-2003 | | -12 | 131-1939-00 | 1 | 1 | . TERM. SET, PIN: 1 X | 14,0.15 SPACING | 22526 | 65561-114 | | -13 | 131-2407-00 | 1 | 1 | . CONN, RCPT, ELEC: CK | T BD,2 X 13,MALE | 75037 | 3493-1003 | | -14 | 131-2406-00 | | | . CONN, RCPT, ELEC: CK | | 75037 | 3494-2003 | | -15 | | ] | 1 | FAN VENTILATING: (SE | | | | | -16 | 211-0511-00 | , | 4 | | CHING PARTS) X 0.500,PNH,STL,CD PL | 83385 | OBD | | -17 | 210-0457-00 | | | NUT, PL, ASSEM WA: 6-3 | | | OBD | | | | | | | - * | 0000 | | | -18 | 407-2364-00 | 1 | 1 | BRACKET, PAN: ALUMINU | M | 80009 | 407-2364-00 | | | | | | | CHING PARTS) | | | | -19 | 211-0507-00 | | | | X 0.312 INCH,PNH STL | 83385 | OBD | | -20 | 211-0511-00 | j | 1 | | X 0.500, PNH, STL, CD PL | 83385 | OBD | | -21 | | 1 | 1 | CKT BOARD ASSY:LSI/ | | | | | -22 | 367-0183-00 | | | . PULL, CKT CARD: | II(BEB M40 KBI B) | 15476 | 23930-00 | | | 131-0623-00 | | | | GECARD,50/100 CONT,0.1 SP | 05574 | 600201-3221 | | | 131-0608-00 | | | | 5 L X 0.025 PH BRZ GOLD | | 47357 | | -25 | | j | 1 | CKT BOARD ASSY:FLEX | CONTROLLER(SEE A50 REPL) | | | | | 105-0792-00 | | | . EJECTOR, CKT BD:PL | | | 105-0792-00 | | -27 | 214-1337-00 | | | | OD X 0.25 INCH L, STL | 80009 | 214-1337-00 | | | 131-0993-09 | | | . LINK, TERM.CONNE: 2 | | 00779 | 530153-1 | | | 131-0608-00<br>136-0578-00 | | | | 5 L X 0.025 PH BRZ GOLD<br>CROCKT,24 PIN,LOW PROFILE | | 47357<br>C S9002-24 | | | 136-0623-00 | | | . SOCKET, PLUG-IN: 40 | | | CS9002-24 | | | 253-0176-00 | | | | INYL FOAM, 0.5 X 0.062 | | OBD | | -32 | | 1 | | | MEMORY(SEE A60 REPL) | | | | | 105-0792-00 | | | . EJECTOR, CKT BD: PL | ASTIC | 80009 | 105-0792-00 | | | 214-1337-00 | | | • | OD X 0.25 INCH L,STL | 80009 | 214-1337-00 | | | 136-0208-00 | | | . SOCKET, PLUG-IN: CR | | 91506 | 8004-1G5 | | -36 | | | | . TP3026, TP4138 AN | SEE A60TP2129,TP2149,TP3011, | | | | -37 | 131-0993-09 | | | . LINK, TERM. CONNE: 2 | | 00779 | 530153-1 | | -38 | 131-0608-00 | ′ 20 | | | 5 L X 0.025 PH BRZ GOLD | 22526 | | | -39 | | 1 | 1 | CKT BOARD ASSY: I/O( | SEE A70 REPL) | | | | -40 | 105-0792-00 | | | . EJECTOR, CKT BD: PL | | 80009 | 105-0792-00 | | -41 | 214-1337-00 | | | • | OD X 0.25 INCH L,STL | 80009 | 214-1337-00 | | -42 | 131-0993-09 | 16 | | . LINK, TERM. CONNE: 2 | | 00779 | 530153-1 | | -43<br>-44 | 131-0608-00 | 47 | | CKT BOARD ASSY:UTIL | 5 L X 0.025 PH BRZ GOLD | 22526 | 47357 | | -45 | 105-0792-00 | 2 | | . EJECTOR, CKT BD: PL | | 80009 | 105-0792-00 | | -46 | 214-1337-00 | | | | OD X 0.25 INCH L,STL | 80009 | 214-1337-00 | | -47 | 131-0993-09 | 33 | | . LINK, TERM. CONNE: 2 | | 00779 | 530153-1 | | -48 | 131-0608-00 | 102 | | | 5 L X 0.025 PH BRZ GOLD | 22526 | 47357 | | -49 | 136-0260-02 | 1 | | • | CROCIRCUIT, 16 DIP, LOW CLE | 71785 | 133-51-92-008 | | -50<br>-51 | 136-0578-00 | | | • | CROCKT, 24 PIN, LOW PROFILE | 73803 | C S9002-24 | | -51 | 214-0579-02<br>253-0176-00 | | | . TERM, TEST POINT: BI | RASS<br>INYL FOAM,0.5 X 0.062 | 80009<br>85471 | 214-0579-02<br>OBD | | -52 | 351-0087-00 | 18 | | GUIDE, CKT CARD: 4.75 | | 80009 | 351-0087-00 | | -53 | 441-1496-00 | | | CHAS, CKT BD CG: REAR | | 80009 | 441-1496-00 | | | | | | (ATTA) | CHING PARTS) | | | | -54 | 211-0507-00 | 8 | | | X 0.312 INCH, PNH STL | 83385 | OBD | | -55 | 211-0513-00 | 1 | 1 | • | X 0.625 INCH, PNH STL | 83385 | OBD | # Replaceable Mechanical Parts—8501 DMU Preliminary Service | Fig. &<br>Index<br>No. | Tektronix<br>Part No. | Serial/Mode | | tv | 1234 | 5 | Name & Descri | intion | Mfr<br>Code | Mfr Part Number | |------------------------|-----------------------|-------------|---|-----|-----------|------------|------------------------------------|-----------|-------------|-----------------| | | | | | - , | | | | F | | | | 2-56 | 124-0367-02 | | 1 | | STRIP, TR | IM: CORNER | ,TOP, PVC, TEK TAN | 1 | 80009 | 124-0367-02 | | <b>-</b> 57 | 426-1651-00 | | 1 | . 1 | FR SECT, | | PER FIGHT/LOWER TACHING PARTS) | LEFT RAIL | 80009 | 426-1651-00 | | -58 | 211-0507-00 | | 3 | | SCREW, MA | CHINE: 6-3 | 2 X 0.312 INCH, F | NH STL | 83385 | OBD | | | 211-0511-00 | | 1 | | SCREW, MA | CHINE: 6-3 | 2 X 0.500, PNH, ST | CL,CD PL | 83385 | OBD | | | 213-0863-00 | | 2 | : 9 | SCREW, TP | G, TF:8-32 | X 1.375, TAPTITE | | 80009 | 213-0863-00 | | | 211-0511-00 | | 1 | | SCREW, MA | | 2 X 0.500,PNH,ST | CL,CD PL | 83385 | OBD | | -59 | 361-0982-00 | | 2 | | SPACER P | | 2 THK X 12.087 L | . X 0.6W | 80009 | 361-0982-00 | | -60 | 426-1652-00 | | 1 | | | DEV UN:SI | | | 80009 | 426-1652-00 | | | | | | | , | | TACHING PARTS) | | | | | -61 | 211-0511-00 | | 3 | | SCREW, MA | CHINE: 6-3 | 2 X 0.500, PNH, ST | L,CD PL | 83385 | OBD | | | 213-0863-00 | | 4 | | SCREW, TP | | X 1.375, TAPTITE | | 80009 | 213-0863-00 | | -62 | 348-0617-02 | | 2 | F | FOOT, CAB | INET: BOT, | TEK TAN | | 80009 | 348-0617-02 | | -63 | 124-0366-02 | | 1 | 5 | STRIP,TR | IM: CORNER | , BOTTOM, PVC, TEK | TAN | 80009 | 124-0366-02 | | -64 | 426-1649-00 | | 1 | I | FR SECT, | | PER LEFT/LOWER R<br>TACHING PARTS) | RIGHT | 80009 | 426-1649-00 | | -65 | 211-0510-00 | | 4 | | SCREW, MA | CHINE: 6-3 | 2 X 0.375, PNH, ST | L,CD PL | 83385 | OBD | | | 213-0863-00 | | 2 | | SCREW, TP | G,TF:8-32 | X 1.375, TAPTITE | | 80009 | 213-0863-00 | | -66 | 386-4234-00 | | 1 | ( | CAGE, CKT | | m | | 80009 | 386-4234-00 | | 67 | 010 0000 00 | | | | | | TACHING PARTS) | | 00005 | 0.77 | | 67 | 212-0023-00 | | 6 | | | | 2 X 0.375 INCH, P | | 83385 | OBD | | -68 | 211-0507-00 | | 4 | | SCREW, MA | CHINE: 6-3 | 2 X 0.312 INCH, P | NH STL | 83385 | OBD | | Fig. &<br>Index<br>No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Qty | 1 2 3 4 5 Name & Description | Mfr<br>Code | Mfr Part Number | |------------------------|-------------------------------------------------------------------------|--------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------| | 3-1 | 348-0544-03 | | 4 | RTNR, CAB COVER: CORNER, TEK TAN (ATTACHING PARTS) | 80009 | 348-0544-03 | | -2 | 213-0782-00 | | 4 | SCREW, TPG, TF:8-32 X 0.625 FILH, STEEL CD PL | 93907 | OBD | | -3 | 386-4228-00 | | 1 | PANEL, ACCESS: POWER SUPPLY (ATTACHING PARTS) | 80009 | 386-4228-00 | | -4 | 211-0507-00 | | 6 | SCREW, MACHINE: 6-32 X 0.312 INCH, PNH STL | 83385 | OBD | | -5<br>-6 | 204-0832-00<br>200-2264-00<br>195-0445-00<br>195-0447-00<br>195-0448-00 | | 1<br>1<br>2<br>1 | BODY, FUSEHOLDER: 3AG, 5 X 20MM FUSES CAP., FUSEHOLDER: 3AG FUSES LEAD, ELECTRICAL: 18 AWG, 3.5 L LEAD, ELECTRICAL: 18 AWG, 3.0 L LEAD, ELECTRICAL: 18 AWG, 3.5 L SWITCH, ROCKER: (SEE S650 REPL) | \$3629<br>\$3629<br>80009<br>80009<br>80009 | 031.1673(MDLFEU)<br>031.1666(MDLFEU)<br>195-0445-00<br>195-0447-00<br>195-0448-00 | | -8 | | | 1 | FILTER, RFI: (SEE FL652 REPL) (ATTACHING PARTS) | | | | -9 | 210-0586-00 | | 2 | NUT, PL, ASSEM WA:4-40 X 0.25, STL CD PL | 83385 | 211-041800-00 | | -10<br>-11 | 210-0586-00 | | 1 2 | SWITCH, SLIDE: (SEE S615 REPL) (ATTACHING PARTS) NUT, PL, ASSEM WA: 4-40 X 0.25, STL CD PL | 83385 | 211-041800-00 | | -12 | 386-4215-00 | | 1 | PLATE, CONN MTG:GPIB BLANK, AL | 80009 | 386-4215-00 | | -13 | | B010100 B010149X | 2 | (ATTACHING PARTS) SCREW, MACHINE: 4-40 X 0.312 INCH, PNH STL | 83385 | OBD | | -14 | 386-4217-00 | B010100 B010149X | 1 | PLATE, CONN MTG: HARD DISC, BLANK, AL (ATTACHING PARTS) | 80009 | 386-4217-00 | | -15 | 211-0507-00 | B010100 B010149X | 2 | SCREW, MACHINE: 6-32 X 0.312 INCH, PNH STL | 83385 | OBD | | -16 | 386-4219-00 | B010100 B010149X | 1 | PLATE, CONN, MTG: 1/0,7 CONN, BLANK, AL (ATTACHING PARTS) | 80009 | 386-4219-00 | | -17 | 211-0507-00 | B010100 B010149X | 4 | SCREW, MACHINE: 6-32 X 0.312 INCH, PNH STL | 83385 | OBD | | -18<br>-19 | 214-3106-00 | | 1 | CKT BOARD ASSY:COMM ADAPTER(SEE A90 REPL) (ATTACHING PARTS) HARDWARE KTI:JACK SOCKET | 53387 | 3341-15 | | -20 | | | -<br>1 | * CKT BOARD ASSY INCLUDES: . BUS CONDUCTOR:(SEE A90R1031 REPL) | | | | -21<br>-22 | 346-0032-00<br>131-1437-00 | | 1 3 | STRAP, RETAINING: 0.075 DIA X 4.0 L,MLD RBR CONN, RCPT, ELEC: 25 FEMALE CONTACT (ATTACHING PARTS) | 98159<br>71468 | 2859-75-4<br>DB25S-F179 | | -23<br>-24 | 211-0105-00<br>129-0105-00 | | 6<br>6 | SCREW, MACHINE: 4-40 X 0.188"100 DEG, FLH STL POST, ELEC-MECH: 0.218 OD X 0.219 INCH LONG | 83385<br>80009 | OBD<br>129-0105-00 | | -26 | 175-2748-00<br>131-0993-09<br>131-0608-00 | | 3<br>34 | . LEAD ASSY, ELEC:6,26 AWG,1.5 L . LINK, TERM. CONNE:2 WIRE WHITE . TERMINAL, PIN:0.365 L X 0.025 PH BRZ GOLD | 80009<br>00779<br>22526 | 175-2748-00<br>530153-1<br>47357 | | -27<br>-28 | 136-0260-02<br>220-0828-00<br>253-0176-00 | | 4<br>2<br>1 | . SKT,PL-IN ELEK:MICROCIRCUIT,16 DIP,LOW CLE . PUSH ON NUT:0.073 ID X 0.25 OD,PLASTIC . TAPE,PRESS SENS:VINYL FOAM,0.5 X 0.062 | 71785<br>80009<br>85471 | 133-51-92-008<br>220-0828-00<br>OBD | | -29<br>-30 | 333-2578-00 | | 2<br>1 | CONN, RCPT, ELEC: (SEE J1012 AND J2012 REPL) PANEL, REAR: (ATTACHING PARTS) | 80009 | 333-2578-00 | | -31<br>-32 | 213-0801-00<br>211-0507-00 | | 10<br>8 | SCREW, TPG, TF:8-32 X 0.312, TAPTITE, PNH<br>SCREW, MACHINE:6-32 X 0.312 INCH, PNH STL | 93907<br>83385 | OBD<br>OBD | | -33 | 175-2634-00 | | 1 | CA ASSY,SP,ELEC:50,28 AWG,38.0 L (ATTACHING PARTS) | 000HJ | OBD | | -34<br>-35 | 211-0511-00<br>210-0457-00 | | 2<br>2 | SCREW, MACHINE: 6-32 X 0.500, PNH, STL, CD PL<br>NUT, PL, ASSEM WA: 6-32 X 0.312 INCH, STL | 83385<br>83385 | OBD<br>OBD | | -36 | 426-1595-01 | | 1 | * FRAME, CABINET: REAR, 10.5 X FULL RACK (ATTACHING PARTS) | 80009 | 426-1595-01 | | -37 | 213-0863-00 | | 4 | SCREW, TPG, TF: 8-32 X 1.375, TAPTITE | 80009 | 213-0863-00 | ### Replaceable Mechanical Parts—8501 DMU Preliminary Service | Fig. &<br>Index<br>No. | Tektronix<br>Part <b>N</b> o. | Serial/Model No.<br>Eff Dscont | Qty | 12345 | Name & Description | Mfr<br>Code | Mfr Part Number | |------------------------|-------------------------------|--------------------------------|---------|----------------------------------------|------------------------------------------------------------------------|----------------|----------------------| | 3-38 | 337-2702-00 | | 1 | , | | 80009 | 337-2702-00 | | -39 | 211-0097-00 | | 4 | | ATTACHING PARTS) -40 X 0.312 INCH,PNH STL | 83385 | OBD | | -40<br>-41 | 131-0993-09 | | 1 | CKT BOARD ASSY: F. LINK, TERM. CONN | PS REGULATOR(SEE A22 REPL) | 00779 | 530153-1 | | -42 | 131-0608-00 | | 2 | | 0.365 L X 0.025 PH BRZ GOLD | 22526 | 47357 | | -43 | 214-1254-00 | | | • | C:0.422 H X 1.240 INCH OD | 05820 | 209-AB | | -44<br>-45 | 214-0579-02<br>346-0042-00 | | 12<br>1 | . TERM, TEST POIN | T:BRASS 25 X 58.0 GRAY WEBBING | 80009<br>000HL | 214-0579-02 | | -46 | | | 1 | . COIL, RF: (SEE A | | OUONL | 11097 | | -47 | 211-0019-00 | | 1 | | 4-40 X 1.0 INCH, PNH STL | 83385 | OBD | | -48 | 210-0586-00 | | 1 | . NUT, PL, ASSEM W | A:4-40 X 0.25, STL CD PL | 83385 | 211-041800-00 | | -49 | 210-0917-00 | | 1 | . WASHER, NONMETA | L:0.191 ID X 0.625 INCH OD | 86445 | OBD | | -50 | | | 1 | CKT BOARD ASSY: P | S SECONDARY(SEE A24 REPL) | | | | -51 | 214-2518-00 | | 2 | • | R:T0-220 OR T0-202 | 000ВН | 106B-B-HT | | -52<br>-53 | 346-0032-00 | | 2<br>1 | . RES., FXD, WW: (S | IG: 0.075 DIA X 4.0 L,MLD RBR<br>SEE A24R2072 REPL)<br>TTACHING PARTS) | 98159 | 2859-75-4 | | -54 | 211-0001-00 | | 2 | | 2-56 X 0.25 INCH, PNH STL | 83385 | OBD | | -55 | 210-0405-00 | | 2 | . NUT, PLAIN, HEX. | :2-56 X 0.188 INCH, BRS | 73743 | 2X12157-402 | | -56 | 131-0993-09 | | 4 | . LINK, TERM. CONN | | 00779 | 530153-1 | | -57 | 131-0608-00 | | 11 | . TERMINAL, PIN: 0 | .365 L X 0.025 PH BRZ GOLD | 22526 | 47357 | | -58 | 214-0579-02 | | 4 | . TERM, TEST POIN | T:BRASS | 80009 | 214-0579-02 | | -59 | 136-0252-07 | | 3 | . SOCKET, PIN CON | N:W/O DIMPLE | 22526 | 75060-012 | | -60 | 200-0692-00 | | 1 | . COV, TRANSISTOR | ::BLACK PLASTIC<br>TTACHING PARTS) | 80009 | 200-0692-00 | | -61 | 211-0016-00 | | 1 | | 4-40 X 0.625 INCH, PNH STL | 83385 | OBD | | -62 | 210-0586-00 | | 1 | | A:4-40 X 0.25,STL CD PL | 83385 | 211-041800-00 | | -63 | | | 1 | ( A | E:(SEE A24CR3032 REPL)<br>TTACHING PARTS) | | | | -64 | 211-0014-00 | | 1 | | 4-40 X 0.50 INCH, PNH STL | 83385 | OBD | | -65 | 210-0586-00 | | 1 | | A:4-40 X 0.25,STL CD PL | 83385 | 211-041800-00 | | -66 | 342-0523-00 | | 1 | . INSULATOR, PLAT | | 13103 | 4103 | | -67 | 214-2951-00 | | 1 | • | TTACHING PARTS) | 80009 | 214-2951-00 | | -68 | 212-0004-00 | | 1 | | 8-32 X 0.312 INCH, PNH STL | 83385 | OBD | | -69 | 210-0458-00 | | 1 | | A:8-32 X 0.344 INCH, STL | 78189 | 511-081800-00 | | -70<br>-71 | 211 0010 00 | | 1 | | TTACHING PARTS) | 02205 | ORD | | -71<br>-72 | 211-0019-00<br>210-0586-00 | | | • | 4-40 X 1.0 INCH, PNH STL | 83385 | | | -72<br>-73 | 210-0366-00 | | 1<br>1 | . WASHER, NONMETA | A:4-40 X 0.25,STL CD PL<br>L:0.191 ID X 0.625 INCH OD | 83385<br>86445 | 211-041800-00<br>OBD | | -74 | | | 1 | | *<br>S INVERTER(SEE A26 REPL) | | | | -75 | 214-2518-00 | | 2 | . HEAT SINK, XSTR | :T0-220 OR T0-202 | 000BH | 106B-B-HT | | | 344-0326-00 | | 2 | . CLIP, ELECTRICA | L:FUSE,BRASS<br>TTACHING PARTS) | 75915 | 102071 | | | 210-0632-00 | | 4 | | C:0.089 OD X 0.125"LONG, BRS | 01881 | 3168 | | -76 | 343-0844-00 | | 1 | RETAINER, CAP: PLA | STIC<br>TTACHING PARTS) | 80009 | 343-0844-00 | | -77 | 211-0513-00 | | 1 | | 32 X 0.625 INCH, PNH STL | 83385 | OBD | | -78 | 210-0005-00 | | 1 | WASHER, LOCK: EXT | | 78189 | 1106-00 | | -79 | 210-0802-00 | | 1 | | ID X 0.312 INCH OD | 12327 | OBD | | -80<br>-81 | 129-0089-00 | | 1 | • | -32 X 0.25 X0.83 INCH L | 80009 | 129-0089-00 | | -81<br>-82 | 210-0005-00 | | 1 | WASHER, LOCK: EXT<br>CKT BOARD ASSY: P | #6<br>PS CAPACITOR(SEE Al5 REPL) | 78189 | 1106-00 | | Fig. &<br>Index<br>No. | Tektronix<br>Part No. | Serial/Model No.<br>Eff Dscont | Qty | 1 2 3 | 4 5 | Name & Description | Mfr<br>Code | Mfr Part Number | |------------------------|----------------------------|--------------------------------|-----|---------|------------------|------------------------------------------------------|----------------|-------------------------| | 3-83 | | | 2 | . CAP. | | (SEE A15C1010 & A15C1012 REPL<br>ACHING PARTS) | ) | | | -84 | 212-0518-00 | | 4 | | W,MACHINE:10 | -32 X 0.312 INCH, PNH STL | 83385 | OBD | | -85<br>-86 | 210-0010-00<br>210-0805-00 | | | | | 0.20 ID X0.376" OD, STL<br>4 ID X 0.438 INCH OD, STL | 78189<br>12327 | 1210-00-00-0541C<br>OBD | | -87 | | | 1 | XFMR,P | WR, STPDN: (SE | | | | | -88 | 211-0507-00 | | 2 | SCREW | | ACHING PARTS) X 0.312 INCH, PNH STL | 83385 | OBD | | -89 | 210-0005-00 | | 2 | | ,LOCK:EXT #6 | | | 1106-00 | | -90 | 210-0202-00 | | 2 | TERMIN | AL,LUG:0.146 | ID,LOCKING,BRZ TINNED ACHING PARTS) | 78189 | 2104-06-00-2520N | | -91 | 210-0407-00 | | 2 | NUT, PL | AIN, HEX.: 6-3 | 2 X 0.25 INCH, BRS | 73743 | 3038-0228-402 | | -92 | 348-0005-00 | | 2 | GROMME | T,RUBBER:0.5 | | 70485 | 230 | | -93 | 348-0003-00 | | 1 | | | 12 INCH DIAMETER | | 1411B6040 | | | 195-0440-00 | | 1 | LEAD, E | LECTRICAL:18 | AWG,13.0 L | 80009 | 195-0440-00 | | | 195-0441-00 | | 1 | LEAD, E | LECTRICAL:18 | AWG,11.0 L | 80009 | 195-0441-00 | | | 195-0442-00 | | 1 | LEAD, E | LECTRICAL:18 | AWG,6.0 L | 80009 | 195-0442-00 | | | 195-0443-00 | | 1 | LEAD, E | LECTRICAL:18 | AWG,5.0 L | 80009 | 195-0443-00 | | | 195-0444-00 | | 1 | LEAD, E | LECTRICAL:18 | AWG,6.0 L | 80009 | 195-0444-00 | | | 195-1600-00 | | 1 | LEAD, E | LECTRICAL:18 | AWG,17.0 L | 80009 | 195-1600-00 | | | 195-1601-00 | | 1 | LEAD, E | LECTRICAL:18 | AWG,6.0 L | 80009 | 195-1601-00 | | -94 | | | 1 | | ARD ASSY:PS | INTERCONNECT(SEE A20 REPL) ACHING PARTS) | | | | -95 | 211-0601-00 | | 4 | SCR, AS | | 2 X 0.312, DOUBLE SEMS | 83385 | OBD | | | | | - | . CKT | BOARD ASSY I | NCLUDES: | | | | | | | 1 | . BUS | CONDUCTOR: (S | EE A20W1065 REPL) | | | | -97 | 131-2194-01 | | 1 | . CONN | , RCPT, ELEC: C | KT BD,12/24 MALE,R ANGLE | 00779 | 1-87229-2 | | -98 | 131-1078-00 | | 3 | . CONN | ECTOR, RCPT,: | 28/56 CONTACT | 95238 | 600-1156Y256DF30 | | -99 | 352-0482-00 | | 1 | HOLDER | ,CA,TIE:0.75 | SQ, STICKY BACK, PLASTIC | 06383 | ABMM-A | | -100 | 343-0549-00 | | 4 | | | 1 W X 3.62 INCH LONG | 59730 | TY23M | | -101 | 198-4238-00 | | 1 | WIRE S | ET,ELEC: | | 80009 | 198-4238-00 | | -102 | 198-4240-00 | | 1 | WIRE S | ET,ELEC: | | 80009 | 198-4240-00 | | -103 | 198-4239-00 | | 1 | WIRE S | ET,ELEC: | | 80009 | 198-4239-00 | | -104 | 198-4241-00 | | 1 | WIRE S | ET, ELEC: | | 80009 | 198-4241-00 | | -105 | 351-0303-00 | | 3 | GUIDE, | CKT CARD: 3 I | NCH LONG, PLASTIC | 80009 | 351-0303-00 | | -106 | 441-1499-00 | | 1 | CHAS, P | WR SUPPLY:AL | UMINUM<br>ACHING PARTS) | 80009 | 441-1499-00 | | -107 | 211-0507-00 | | 2 | SCREW, | MACHINE:6-32 | X 0.312 INCH, PNH STL | 83385 | OBD | | | 211-0510-00 | | 4 | | MACHINE:6-32 | X 0.375, PNH, STL, CD PL | 83385 | OBD | | -108 | 337-2701-00 | | 2 | SHIELD | ,ELEC:POWER (ATT | SUPPLY<br>ACHING PARTS) | 80009 | 337-2701-00 | | -109 | 211-0507-00 | | 2 | SCREW, | MACHINE:6-32 | X 0.312 INCH, PNH STL | 83385 | OBD | | | 211-0510-00 | | 4 | SCREW, | | X 0.375, PNH, STL, CD PL | 83385 | OBD | | -110 | 129-0223-00 | | 1 | SPACER | .POST:0.80 L | ,W/6-32 THD EA END | 80009 | 129-0223-00 | | | 210-0006-00 | | 1 | | | L,0.018THK,STL CD PL | 78189 | 1206-00-00-0541C | | | 351-0103-00 | | 3 | | STRIP:12.6 X | • | 80009 | 351-0103-00 | | | 407-2366-00 | | 1 | | KT BD GUI:PO | , | 80009 | 407-2366-00 | | -114 | 211-0507-00 | | 2 | SCREW. | | X 0.312 INCH, PNH STL | 83385 | OBD | | | 211-0510-00 | | ī | | MACHINE:6-32 | X 0.375, PNH, STL, CD PL | 83385 | OBD | | | 334-3379-02 | | 1 | MARKER | | D GROUNDSYMBOL | 80009 | 334-3379-02 | | -115 | 343-0775-00 | | 3 | | PR TNSN: | | 76381 | 3484-1000 | | | 441-1497-00 | | 1 | - | WR SUPPLY:RE | AR.ALUMINUM | 80009 | 441-1497-00 | | | 198-4257-00 | | | - | ET, ELEC: | ing about non | 80009 | 198-4257-00 | | | | | | | | | | |